blob: 0e83d172dac53f582ac8f00f7b247893dfd95fb0 [file] [log] [blame]
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +05301/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
8#include <command.h>
9#include <i2c.h>
10#include <netdev.h>
11#include <linux/compiler.h>
12#include <asm/mmu.h>
13#include <asm/processor.h>
14#include <asm/cache.h>
15#include <asm/immap_85xx.h>
16#include <asm/fsl_law.h>
17#include <asm/fsl_serdes.h>
18#include <asm/fsl_portals.h>
19#include <asm/fsl_liodn.h>
20#include <fm_eth.h>
Zhao Qiang6259e292014-03-21 16:21:46 +080021#include <hwconfig.h>
Tang Yuantian48f6a9a2014-04-17 15:33:44 +080022#include <asm/mpc85xx_gpio.h>
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +053023
24#include "../common/qixis.h"
25#include "t1040qds.h"
26#include "t1040qds_qixis.h"
27
28DECLARE_GLOBAL_DATA_PTR;
29
30int checkboard(void)
31{
32 char buf[64];
33 u8 sw;
34 struct cpu_type *cpu = gd->arch.cpu;
35 static const char *const freq[] = {"100", "125", "156.25", "161.13",
36 "122.88", "122.88", "122.88"};
37 int clock;
38
39 printf("Board: %sQDS, ", cpu->name);
40 printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, ",
41 QIXIS_READ(id), QIXIS_READ(arch));
42
43 sw = QIXIS_READ(brdcfg[0]);
44 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
45
46 if (sw < 0x8)
47 printf("vBank: %d\n", sw);
48 else if (sw == 0x8)
49 puts("PromJet\n");
50 else if (sw == 0x9)
51 puts("NAND\n");
52 else if (sw == 0x15)
53 printf("IFCCard\n");
54 else
55 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
56
57 printf("FPGA: v%d (%s), build %d",
58 (int)QIXIS_READ(scver), qixis_read_tag(buf),
59 (int)qixis_read_minor());
60 /* the timestamp string contains "\n" at the end */
61 printf(" on %s", qixis_read_time(buf));
62
63 /*
64 * Display the actual SERDES reference clocks as configured by the
65 * dip switches on the board. Note that the SWx registers could
66 * technically be set to force the reference clocks to match the
67 * values that the SERDES expects (or vice versa). For now, however,
68 * we just display both values and hope the user notices when they
69 * don't match.
70 */
71 puts("SERDES Reference: ");
72 sw = QIXIS_READ(brdcfg[2]);
73 clock = (sw >> 6) & 3;
74 printf("Clock1=%sMHz ", freq[clock]);
75 clock = (sw >> 4) & 3;
76 printf("Clock2=%sMHz\n", freq[clock]);
77
78 return 0;
79}
80
81int select_i2c_ch_pca9547(u8 ch)
82{
83 int ret;
84
85 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
86 if (ret) {
87 puts("PCA: failed to select proper channel\n");
88 return ret;
89 }
90
91 return 0;
92}
93
Zhao Qiang6259e292014-03-21 16:21:46 +080094static void qe_board_setup(void)
95{
96 u8 brdcfg15, brdcfg9;
97
98 if (hwconfig("qe") && hwconfig("tdm")) {
99 brdcfg15 = QIXIS_READ(brdcfg[15]);
100 /*
101 * TDMRiser uses QE-TDM
102 * Route QE_TDM signals to TDM Riser slot
103 */
104 QIXIS_WRITE(brdcfg[15], brdcfg15 | 7);
105 } else if (hwconfig("qe") && hwconfig("uart")) {
106 brdcfg15 = QIXIS_READ(brdcfg[15]);
107 brdcfg9 = QIXIS_READ(brdcfg[9]);
108 /*
109 * Route QE_TDM signals to UCC
110 * ProfiBus controlled by UCC3
111 */
112 brdcfg15 &= 0xfc;
113 QIXIS_WRITE(brdcfg[15], brdcfg15 | 2);
114 QIXIS_WRITE(brdcfg[9], brdcfg9 | 4);
115 }
116}
117
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530118int board_early_init_r(void)
119{
120#ifdef CONFIG_SYS_FLASH_BASE
121 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
122 const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
123
124 /*
125 * Remap Boot flash + PROMJET region to caching-inhibited
126 * so that flash can be erased properly.
127 */
128
129 /* Flush d-cache and invalidate i-cache of any FLASH data */
130 flush_dcache();
131 invalidate_icache();
132
133 /* invalidate existing TLB entry for flash + promjet */
134 disable_tlb(flash_esel);
135
136 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
137 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
138 0, flash_esel, BOOKE_PAGESZ_256M, 1);
139#endif
140 set_liodns();
141#ifdef CONFIG_SYS_DPAA_QBMAN
142 setup_portals();
143#endif
144 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
145
146 return 0;
147}
148
149unsigned long get_board_sys_clk(void)
150{
151 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
152
153 switch (sysclk_conf & 0x0F) {
154 case QIXIS_SYSCLK_64:
155 return 64000000;
156 case QIXIS_SYSCLK_83:
157 return 83333333;
158 case QIXIS_SYSCLK_100:
159 return 100000000;
160 case QIXIS_SYSCLK_125:
161 return 125000000;
162 case QIXIS_SYSCLK_133:
163 return 133333333;
164 case QIXIS_SYSCLK_150:
165 return 150000000;
166 case QIXIS_SYSCLK_160:
167 return 160000000;
168 case QIXIS_SYSCLK_166:
169 return 166666666;
170 }
171 return 66666666;
172}
173
174unsigned long get_board_ddr_clk(void)
175{
176 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
177
178 switch ((ddrclk_conf & 0x30) >> 4) {
179 case QIXIS_DDRCLK_100:
180 return 100000000;
181 case QIXIS_DDRCLK_125:
182 return 125000000;
183 case QIXIS_DDRCLK_133:
184 return 133333333;
185 }
186 return 66666666;
187}
188
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530189#define NUM_SRDS_BANKS 2
190int misc_init_r(void)
191{
192 u8 sw;
193 serdes_corenet_t *srds_regs =
194 (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
195 u32 actual[NUM_SRDS_BANKS] = { 0 };
196 int i;
197
198 sw = QIXIS_READ(brdcfg[2]);
199 for (i = 0; i < NUM_SRDS_BANKS; i++) {
200 unsigned int clock = (sw >> (6 - 2 * i)) & 3;
201 switch (clock) {
202 case 0:
203 actual[i] = SRDS_PLLCR0_RFCK_SEL_100;
204 break;
205 case 1:
206 actual[i] = SRDS_PLLCR0_RFCK_SEL_125;
207 break;
208 case 2:
209 actual[i] = SRDS_PLLCR0_RFCK_SEL_156_25;
210 break;
211 }
212 }
213
214 puts("SerDes1");
215 for (i = 0; i < NUM_SRDS_BANKS; i++) {
216 u32 pllcr0 = srds_regs->bank[i].pllcr0;
217 u32 expected = pllcr0 & SRDS_PLLCR0_RFCK_SEL_MASK;
218 if (expected != actual[i]) {
219 printf("expects ref clk%d %sMHz, but actual is %sMHz\n",
220 i + 1, serdes_clock_to_string(expected),
221 serdes_clock_to_string(actual[i]));
222 }
223 }
224
Zhao Qiang6259e292014-03-21 16:21:46 +0800225 qe_board_setup();
226
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530227 return 0;
228}
229
230void ft_board_setup(void *blob, bd_t *bd)
231{
232 phys_addr_t base;
233 phys_size_t size;
234
235 ft_cpu_setup(blob, bd);
236
237 base = getenv_bootm_low();
238 size = getenv_bootm_size();
239
240 fdt_fixup_memory(blob, (u64)base, (u64)size);
241
242#ifdef CONFIG_PCI
243 pci_of_setup(blob, bd);
244#endif
245
246 fdt_fixup_liodn(blob);
247
248#ifdef CONFIG_HAS_FSL_DR_USB
249 fdt_fixup_dr_usb(blob, bd);
250#endif
251
252#ifdef CONFIG_SYS_DPAA_FMAN
253 fdt_fixup_fman_ethernet(blob);
Prabhakar Kushwaha5b7672f2014-01-27 15:55:20 +0530254 fdt_fixup_board_enet(blob);
Prabhakar Kushwaha7d436072013-09-12 11:11:28 +0530255#endif
256}
257
258void qixis_dump_switch(void)
259{
260 int i, nr_of_cfgsw;
261
262 QIXIS_WRITE(cms[0], 0x00);
263 nr_of_cfgsw = QIXIS_READ(cms[1]);
264
265 puts("DIP switch settings dump:\n");
266 for (i = 1; i <= nr_of_cfgsw; i++) {
267 QIXIS_WRITE(cms[0], i);
268 printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
269 }
270}
Prabhakar Kushwaha8c618dd2013-12-26 12:40:55 +0530271
272int board_need_mem_reset(void)
273{
274 return 1;
275}
Tang Yuantian48f6a9a2014-04-17 15:33:44 +0800276
277#ifdef CONFIG_DEEP_SLEEP
278void board_mem_sleep_setup(void)
279{
280 /* does not provide HW signals for power management */
281 QIXIS_WRITE(pwr_ctl[1], (QIXIS_READ(pwr_ctl[1]) & ~0x2));
282 /* Disable MCKE isolation */
283 gpio_set_value(2, 0);
284 udelay(1);
285}
286#endif