blob: 2a38e9106e3588a798df36d7a309fd59fb5d556c [file] [log] [blame]
Yuantian Tang353f36d2019-04-10 16:43:34 +08001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
Priyanka Singh160e2b82020-02-21 05:57:03 +05303 * Copyright 2019-2020 NXP
Yuantian Tang353f36d2019-04-10 16:43:34 +08004 */
5
6#ifndef __L1028A_COMMON_H
7#define __L1028A_COMMON_H
8
9#define CONFIG_REMAKE_ELF
10#define CONFIG_FSL_LAYERSCAPE
11#define CONFIG_MP
12
13#include <asm/arch/stream_id_lsch3.h>
14#include <asm/arch/config.h>
15#include <asm/arch/soc.h>
16
17/* Link Definitions */
18#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
19
20#define CONFIG_SKIP_LOWLEVEL_INIT
21
22#define CONFIG_VERY_BIG_RAM
23#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
24#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
25#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
26#define CONFIG_SYS_DDR_BLOCK2_BASE 0x2080000000ULL
27#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
28
29#define CONFIG_CMD_MEMTEST
30#define CONFIG_SYS_MEMTEST_START 0x80000000
31#define CONFIG_SYS_MEMTEST_END 0x9fffffff
32
33/*
34 * SMP Definitinos
35 */
36#define CPU_RELEASE_ADDR secondary_boot_func
37
38/* Generic Timer Definitions */
39#define COUNTER_FREQUENCY 25000000 /* 25MHz */
40
41/* Size of malloc() pool */
42#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
43
44/* I2C */
Chuanhua Han954cd782019-07-10 21:16:49 +080045#ifndef CONFIG_DM_I2C
Yuantian Tang353f36d2019-04-10 16:43:34 +080046#define CONFIG_SYS_I2C
Chuanhua Han954cd782019-07-10 21:16:49 +080047#endif
Yuantian Tang353f36d2019-04-10 16:43:34 +080048
49/* Serial Port */
50#define CONFIG_CONS_INDEX 1
51#define CONFIG_SYS_NS16550_SERIAL
52#define CONFIG_SYS_NS16550_REG_SIZE 1
53#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
54
55#define CONFIG_BAUDRATE 115200
56#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
57
58/* Miscellaneous configurable options */
59#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
60
61/* Physical Memory Map */
62#define CONFIG_CHIP_SELECTS_PER_CTRL 4
63
64#define CONFIG_HWCONFIG
65#define HWCONFIG_BUFFER_SIZE 128
66
67/* Allow to overwrite serial and ethaddr */
68#define CONFIG_ENV_OVERWRITE
69
70#define BOOT_TARGET_DEVICES(func) \
71 func(MMC, mmc, 0) \
Yuantian Tang0de19ab2019-11-04 15:10:45 +080072 func(MMC, mmc, 1) \
Yuantian Tang81d9e552020-03-10 11:31:05 +080073 func(USB, usb, 0) \
74 func(DHCP, dhcp, na)
Yuantian Tang353f36d2019-04-10 16:43:34 +080075#include <config_distro_bootcmd.h>
76
77/* Initial environment variables */
78#define CONFIG_EXTRA_ENV_SETTINGS \
79 "board=ls1028ardb\0" \
80 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
81 "ramdisk_addr=0x800000\0" \
82 "ramdisk_size=0x2000000\0" \
Yuantian Tang395b5212020-02-19 17:02:21 +080083 "bootm_size=0x10000000\0" \
Yuantian Tang353f36d2019-04-10 16:43:34 +080084 "fdt_addr=0x00f00000\0" \
85 "kernel_addr=0x01000000\0" \
86 "scriptaddr=0x80000000\0" \
87 "scripthdraddr=0x80080000\0" \
88 "fdtheader_addr_r=0x80100000\0" \
89 "kernelheader_addr_r=0x80200000\0" \
90 "load_addr=0xa0000000\0" \
91 "kernel_addr_r=0x81000000\0" \
92 "fdt_addr_r=0x90000000\0" \
93 "ramdisk_addr_r=0xa0000000\0" \
94 "kernel_start=0x1000000\0" \
Priyanka Singh160e2b82020-02-21 05:57:03 +053095 "kernelheader_start=0x600000\0" \
Yuantian Tang353f36d2019-04-10 16:43:34 +080096 "kernel_load=0xa0000000\0" \
97 "kernel_size=0x2800000\0" \
98 "kernelheader_size=0x40000\0" \
99 "kernel_addr_sd=0x8000\0" \
100 "kernel_size_sd=0x14000\0" \
Priyanka Singh160e2b82020-02-21 05:57:03 +0530101 "kernelhdr_addr_sd=0x3000\0" \
102 "kernelhdr_size_sd=0x20\0" \
Yuantian Tang353f36d2019-04-10 16:43:34 +0800103 "console=ttyS0,115200\0" \
104 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
105 BOOTENV \
106 "boot_scripts=ls1028ardb_boot.scr\0" \
107 "boot_script_hdr=hdr_ls1028ardb_bs.out\0" \
108 "scan_dev_for_boot_part=" \
109 "part list ${devtype} ${devnum} devplist; " \
110 "env exists devplist || setenv devplist 1; " \
111 "for distro_bootpart in ${devplist}; do " \
112 "if fstype ${devtype} " \
113 "${devnum}:${distro_bootpart} " \
114 "bootfstype; then " \
115 "run scan_dev_for_boot; " \
116 "fi; " \
117 "done\0" \
118 "scan_dev_for_boot=" \
119 "echo Scanning ${devtype} " \
120 "${devnum}:${distro_bootpart}...; " \
121 "for prefix in ${boot_prefixes}; do " \
122 "run scan_dev_for_scripts; " \
123 "done;" \
124 "\0" \
125 "boot_a_script=" \
126 "load ${devtype} ${devnum}:${distro_bootpart} " \
127 "${scriptaddr} ${prefix}${script}; " \
128 "env exists secureboot && load ${devtype} " \
129 "${devnum}:${distro_bootpart} " \
130 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
131 "&& esbc_validate ${scripthdraddr};" \
132 "source ${scriptaddr}\0" \
Yuantian Tang0de19ab2019-11-04 15:10:45 +0800133 "xspi_bootcmd=echo Trying load from FlexSPI flash ...;" \
134 "sf probe 0:0 && sf read $load_addr " \
135 "$kernel_start $kernel_size ; env exists secureboot &&" \
136 "sf read $kernelheader_addr_r $kernelheader_start " \
137 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
138 " bootm $load_addr#$board\0" \
139 "xspi_hdploadcmd=echo Trying load HDP firmware from FlexSPI...;" \
140 "sf probe 0:0 && sf read $load_addr 0x940000 0x30000 " \
141 "&& hdp load $load_addr 0x2000\0" \
142 "sd_bootcmd=echo Trying load from SD ...;" \
Yuantian Tang353f36d2019-04-10 16:43:34 +0800143 "mmcinfo; mmc read $load_addr " \
144 "$kernel_addr_sd $kernel_size_sd && " \
145 "env exists secureboot && mmc read $kernelheader_addr_r " \
146 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
147 " && esbc_validate ${kernelheader_addr_r};" \
148 "bootm $load_addr#$board\0" \
Yuantian Tang0de19ab2019-11-04 15:10:45 +0800149 "sd_hdploadcmd=echo Trying load HDP firmware from SD..;" \
150 "mmcinfo;mmc read $load_addr 0x4a00 0x200 " \
151 "&& hdp load $load_addr 0x2000\0" \
Yuantian Tang353f36d2019-04-10 16:43:34 +0800152 "emmc_bootcmd=echo Trying load from EMMC ..;" \
153 "mmcinfo; mmc dev 1; mmc read $load_addr " \
154 "$kernel_addr_sd $kernel_size_sd && " \
155 "env exists secureboot && mmc read $kernelheader_addr_r " \
156 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
157 " && esbc_validate ${kernelheader_addr_r};" \
Yuantian Tang0de19ab2019-11-04 15:10:45 +0800158 "bootm $load_addr#$board\0" \
159 "emmc_hdploadcmd=echo Trying load HDP firmware from EMMC..;" \
160 "mmc dev 1;mmcinfo;mmc read $load_addr 0x4a00 0x200 " \
161 "&& hdp load $load_addr 0x2000\0"
Yuantian Tang353f36d2019-04-10 16:43:34 +0800162
163#undef CONFIG_BOOTCOMMAND
164
Yuantian Tang0de19ab2019-11-04 15:10:45 +0800165#define XSPI_NOR_BOOTCOMMAND \
166 "run xspi_hdploadcmd; run distro_bootcmd; run xspi_bootcmd; " \
167 "env exists secureboot && esbc_halt;;"
Yuantian Tang353f36d2019-04-10 16:43:34 +0800168#define SD_BOOTCOMMAND \
Yuantian Tang0de19ab2019-11-04 15:10:45 +0800169 "run sd_hdploadcmd; run distro_bootcmd;run sd_bootcmd; " \
170 "env exists secureboot && esbc_halt;"
171#define SD2_BOOTCOMMAND \
172 "run emmc_hdploadcmd; run distro_bootcmd;run emmc_bootcmd; " \
Yuantian Tang353f36d2019-04-10 16:43:34 +0800173 "env exists secureboot && esbc_halt;"
174
175/* Monitor Command Prompt */
176#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
177#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
178 sizeof(CONFIG_SYS_PROMPT) + 16)
179#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
180
181#ifndef CONFIG_CMDLINE_EDITING
182#define CONFIG_CMDLINE_EDITING 1
183#endif
184
185#define CONFIG_SYS_MAXARGS 64 /* max command args */
186
187#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
188
189/* MMC */
190#ifdef CONFIG_MMC
Yuantian Tang353f36d2019-04-10 16:43:34 +0800191#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
192#endif
193
194#define CONFIG_SYS_MMC_ENV_DEV 0
195#define OCRAM_NONSECURE_SIZE 0x00010000
Yuantian Tang353f36d2019-04-10 16:43:34 +0800196#define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
Yuantian Tang353f36d2019-04-10 16:43:34 +0800197
198#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
199
Yuantian Tang353f36d2019-04-10 16:43:34 +0800200/* I2C bus multiplexer */
201#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
202#define I2C_MUX_CH_DEFAULT 0x8
203
204/* EEPROM */
205#define CONFIG_ID_EEPROM
206#define CONFIG_SYS_I2C_EEPROM_NXID
207#define CONFIG_SYS_EEPROM_BUS_NUM 0
208#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
209#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
210#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
211#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
212
Wen Hef76d88b2019-11-18 13:26:09 +0800213/* DisplayPort */
214#define DP_PWD_EN_DEFAULT_MASK 0x8
215
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000216#ifdef CONFIG_NXP_ESBC
Yuantian Tanga1e126b2019-05-24 14:36:27 +0800217#include <asm/fsl_secure_boot.h>
218#endif
219
Alex Margineanff6c6b22019-07-03 12:11:39 +0300220/* Ethernet */
221/* smallest ENETC BD ring has 8 entries */
222#define CONFIG_SYS_RX_ETH_BUFFER 8
223
Yuantian Tang353f36d2019-04-10 16:43:34 +0800224#endif /* __L1028A_COMMON_H */