blob: 3fc3bb844a62badb7f57972d01cd3e922b3512d9 [file] [log] [blame]
stroese13fdf8a2003-09-12 08:55:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
stroese13fdf8a2003-09-12 08:55:18 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000021#define CONFIG_PLU405 1 /* ...on a PLU405 board */
stroese13fdf8a2003-09-12 08:55:18 +000022
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0xFFF80000
24
wdenkc837dcb2004-01-20 23:12:12 +000025#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese13fdf8a2003-09-12 08:55:18 +000026
stroesea20b27a2004-12-16 18:05:42 +000027#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
stroese13fdf8a2003-09-12 08:55:18 +000028
stroese13fdf8a2003-09-12 08:55:18 +000029#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000030#undef CONFIG_BOOTCOMMAND
stroese13fdf8a2003-09-12 08:55:18 +000031
stroesea20b27a2004-12-16 18:05:42 +000032#define CONFIG_PREBOOT /* enable preboot variable */
33
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroese13fdf8a2003-09-12 08:55:18 +000035
Matthias Fuchsf9fc6a52007-03-07 15:32:01 +010036#undef CONFIG_HAS_ETH1
stroesea20b27a2004-12-16 18:05:42 +000037
Ben Warren96e21f82008-10-27 23:50:15 -070038#define CONFIG_PPC4xx_EMAC
stroese13fdf8a2003-09-12 08:55:18 +000039#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000041#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +020042#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
stroesea20b27a2004-12-16 18:05:42 +000043
44#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
stroese13fdf8a2003-09-12 08:55:18 +000045
Jon Loeligeracf02692007-07-08 14:49:44 -050046/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050047 * BOOTP options
48 */
49#define CONFIG_BOOTP_BOOTFILESIZE
50#define CONFIG_BOOTP_BOOTPATH
51#define CONFIG_BOOTP_GATEWAY
52#define CONFIG_BOOTP_HOSTNAME
53
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050054/*
Jon Loeligeracf02692007-07-08 14:49:44 -050055 * Command line configuration.
56 */
Jon Loeligeracf02692007-07-08 14:49:44 -050057#define CONFIG_CMD_PCI
58#define CONFIG_CMD_IRQ
59#define CONFIG_CMD_IDE
Jon Loeligeracf02692007-07-08 14:49:44 -050060#define CONFIG_CMD_NAND
61#define CONFIG_CMD_DATE
Jon Loeligeracf02692007-07-08 14:49:44 -050062#define CONFIG_CMD_EEPROM
63
stroesea20b27a2004-12-16 18:05:42 +000064#define CONFIG_SUPPORT_VFAT
65
wdenkc837dcb2004-01-20 23:12:12 +000066#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese13fdf8a2003-09-12 08:55:18 +000067
wdenkc837dcb2004-01-20 23:12:12 +000068#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese13fdf8a2003-09-12 08:55:18 +000070
wdenkc837dcb2004-01-20 23:12:12 +000071#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese13fdf8a2003-09-12 08:55:18 +000072
73/*
74 * Miscellaneous configurable options
75 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_LONGHELP /* undef to save memory */
stroese13fdf8a2003-09-12 08:55:18 +000077
Jon Loeligeracf02692007-07-08 14:49:44 -050078#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +000080#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020081#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +000082#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
84#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
85#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +000086
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroese13fdf8a2003-09-12 08:55:18 +000088
stroesea20b27a2004-12-16 18:05:42 +000089#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
90
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
92#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroese13fdf8a2003-09-12 08:55:18 +000093
Stefan Roese550650d2010-09-20 16:05:31 +020094#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese550650d2010-09-20 16:05:31 +020095#define CONFIG_SYS_NS16550_SERIAL
96#define CONFIG_SYS_NS16550_REG_SIZE 1
97#define CONFIG_SYS_NS16550_CLK get_serial_clock()
98
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_BASE_BAUD 691200
stroese13fdf8a2003-09-12 08:55:18 +0000101
102/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_BAUDRATE_TABLE \
stroese13fdf8a2003-09-12 08:55:18 +0000104 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
105 57600, 115200, 230400, 460800, 921600 }
106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
108#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroese13fdf8a2003-09-12 08:55:18 +0000109
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200110#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
stroesea20b27a2004-12-16 18:05:42 +0000111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese13fdf8a2003-09-12 08:55:18 +0000113
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200114/*
stroese13fdf8a2003-09-12 08:55:18 +0000115 * NAND-FLASH stuff
stroese13fdf8a2003-09-12 08:55:18 +0000116 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200119#define NAND_BIG_DELAY_US 25
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
122#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
123#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
124#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
stroese13fdf8a2003-09-12 08:55:18 +0000125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
127#define CONFIG_SYS_NAND_QUIET 1
stroesea20b27a2004-12-16 18:05:42 +0000128
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200129/*
stroese13fdf8a2003-09-12 08:55:18 +0000130 * PCI stuff
stroese13fdf8a2003-09-12 08:55:18 +0000131 */
stroesea20b27a2004-12-16 18:05:42 +0000132#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
133#define PCI_HOST_FORCE 1 /* configure as pci host */
134#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese13fdf8a2003-09-12 08:55:18 +0000135
Gabor Juhos842033e2013-05-30 07:06:12 +0000136#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200137#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
stroesea20b27a2004-12-16 18:05:42 +0000138 /* resource configuration */
stroese13fdf8a2003-09-12 08:55:18 +0000139
stroesea20b27a2004-12-16 18:05:42 +0000140#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese13fdf8a2003-09-12 08:55:18 +0000141
stroesea20b27a2004-12-16 18:05:42 +0000142#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
145#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
146#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
147#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
148#define CONFIG_SYS_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
149#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
150#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
151#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
152#define CONFIG_SYS_PCI_PTM2PCI 0x08000000 /* Host: use this pci address */
stroese13fdf8a2003-09-12 08:55:18 +0000153
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200154/*
stroese13fdf8a2003-09-12 08:55:18 +0000155 * IDE/ATA stuff
stroese13fdf8a2003-09-12 08:55:18 +0000156 */
wdenkc837dcb2004-01-20 23:12:12 +0000157#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
158#undef CONFIG_IDE_LED /* no led for ide supported */
stroese13fdf8a2003-09-12 08:55:18 +0000159#define CONFIG_IDE_RESET 1 /* reset for ide supported */
160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200162/* max. 1 drives per IDE bus */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1)
stroese13fdf8a2003-09-12 08:55:18 +0000164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
166#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
stroese13fdf8a2003-09-12 08:55:18 +0000167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
169#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */
170#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
stroese13fdf8a2003-09-12 08:55:18 +0000171
172/*
173 * For booting Linux, the board info and command line data
174 * have to be in the first 8 MB of memory, since this is
175 * the maximum mapped by the Linux kernel during initialization.
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200178
179/*
stroese13fdf8a2003-09-12 08:55:18 +0000180 * FLASH organization
181 */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200182#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
stroese13fdf8a2003-09-12 08:55:18 +0000183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
185#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroese13fdf8a2003-09-12 08:55:18 +0000186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
188#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
stroese13fdf8a2003-09-12 08:55:18 +0000189
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
191#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st addr for flash config cycles */
192#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd addr for flash config cycles */
stroese13fdf8a2003-09-12 08:55:18 +0000193/*
194 * The following defines are added for buggy IOP480 byte interface.
195 * All other boards should use the standard values (CPCI405 etc.)
196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
198#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
199#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroese13fdf8a2003-09-12 08:55:18 +0000200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
stroese13fdf8a2003-09-12 08:55:18 +0000202
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200203/*
stroese13fdf8a2003-09-12 08:55:18 +0000204 * Start addresses for the final memory configuration
205 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroese13fdf8a2003-09-12 08:55:18 +0000207 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_SDRAM_BASE 0x00000000
Matthias Fuchs985edac2009-10-27 12:19:11 +0100209#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200210#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
211#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Matthias Fuchs985edac2009-10-27 12:19:11 +0100212#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
stroese13fdf8a2003-09-12 08:55:18 +0000213
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200214/*
stroese13fdf8a2003-09-12 08:55:18 +0000215 * Environment Variable setup
216 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200217#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200218#define CONFIG_ENV_OFFSET 0x100 /* reseve 0x100 bytes for strapping */
219#define CONFIG_ENV_SIZE 0x700
stroese13fdf8a2003-09-12 08:55:18 +0000220
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200221/*
222 * I2C EEPROM (24WC16) for environment
stroese13fdf8a2003-09-12 08:55:18 +0000223 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000224#define CONFIG_SYS_I2C
225#define CONFIG_SYS_I2C_PPC4XX
226#define CONFIG_SYS_I2C_PPC4XX_CH0
227#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
228#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroese13fdf8a2003-09-12 08:55:18 +0000229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24WC16 */
231#define CONFIG_SYS_EEPROM_WREN 1
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200232
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200233/* 24WC16 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200235/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
237#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The 24WC16 has */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200238 /* 16 byte page write mode using */
239 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroese13fdf8a2003-09-12 08:55:18 +0000241
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200242/*
stroese13fdf8a2003-09-12 08:55:18 +0000243 * External Bus Controller (EBC) Setup
244 */
Matthias Fuchsbe0db3e2009-10-26 09:58:45 +0100245#define CAN0_BA 0xF0000000 /* CAN0 Base Address */
246#define CAN1_BA 0xF0000100 /* CAN1 Base Address */
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200247#define DUART0_BA 0xF0000400 /* DUART Base Address */
248#define DUART1_BA 0xF0000408 /* DUART Base Address */
249#define RTC_BA 0xF0000500 /* RTC Base Address */
250#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000252
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200253/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
254/* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_EBC_PB0AP 0x92015480
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200256/* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000
stroese13fdf8a2003-09-12 08:55:18 +0000258
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200259/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_EBC_PB1AP 0x92015480
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200261/* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_EBC_PB1CR 0xF4018000
stroese13fdf8a2003-09-12 08:55:18 +0000263
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200264/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
265/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_EBC_PB2AP 0x010053C0
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200267/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_EBC_PB2CR 0xF0018000
stroese13fdf8a2003-09-12 08:55:18 +0000269
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200270/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
271/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_EBC_PB3AP 0x010053C0
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200273/* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_EBC_PB3CR 0xF011A000
stroese13fdf8a2003-09-12 08:55:18 +0000275
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200276/*
stroese13fdf8a2003-09-12 08:55:18 +0000277 * FPGA stuff
278 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000280
281/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_FPGA_CTRL 0x000
stroese13fdf8a2003-09-12 08:55:18 +0000283
284/* FPGA Control Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
286#define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
287#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
stroese13fdf8a2003-09-12 08:55:18 +0000288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
290#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroese13fdf8a2003-09-12 08:55:18 +0000291
292/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
294#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
295#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
296#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
297#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroese13fdf8a2003-09-12 08:55:18 +0000298
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200299/*
stroese13fdf8a2003-09-12 08:55:18 +0000300 * Definitions for initial stack pointer and data area (in data cache)
301 */
302/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_TEMP_STACK_OCM 1
stroese13fdf8a2003-09-12 08:55:18 +0000304
305/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
307#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
308#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200309#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
stroese13fdf8a2003-09-12 08:55:18 +0000310
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200311#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroese13fdf8a2003-09-12 08:55:18 +0000313
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200314/*
stroese13fdf8a2003-09-12 08:55:18 +0000315 * Definitions for GPIO setup (PPC405EP specific)
316 *
wdenkc837dcb2004-01-20 23:12:12 +0000317 * GPIO0[0] - External Bus Controller BLAST output
318 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroese13fdf8a2003-09-12 08:55:18 +0000319 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
320 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
321 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
322 * GPIO0[24-27] - UART0 control signal inputs/outputs
323 * GPIO0[28-29] - UART1 data signal input/output
324 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
325 */
Stefan Roeseafabb492010-09-12 06:21:37 +0200326#define CONFIG_SYS_GPIO0_OSRL 0x00000550
327#define CONFIG_SYS_GPIO0_OSRH 0x00000110
328#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
329#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roeseafabb492010-09-12 06:21:37 +0200331#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_GPIO0_TCR 0x77FE0014
stroese13fdf8a2003-09-12 08:55:18 +0000333
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
335#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 0)
stroese13fdf8a2003-09-12 08:55:18 +0000336
337/*
Matthias Fuchs9ec367a2008-09-02 11:36:14 +0200338 * Default speed selection (cpu_plb_opb_ebc) in MHz.
stroese13fdf8a2003-09-12 08:55:18 +0000339 * This value will be set if iic boot eprom is disabled.
340 */
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200341#if 1
wdenkc837dcb2004-01-20 23:12:12 +0000342#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
343#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000344#endif
345#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000346#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
347#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroese13fdf8a2003-09-12 08:55:18 +0000348#endif
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200349#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000350#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
351#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000352#endif
353
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200354/*
355 * PCI OHCI controller
356 */
357#define CONFIG_USB_OHCI_NEW 1
358#define CONFIG_PCI_OHCI 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
360#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
361#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
Matthias Fuchs17e65c22008-09-02 11:35:56 +0200362
Matthias Fuchs985edac2009-10-27 12:19:11 +0100363/*
364 * UBI
365 */
Matthias Fuchs985edac2009-10-27 12:19:11 +0100366#define CONFIG_RBTREE
367#define CONFIG_MTD_DEVICE
368#define CONFIG_MTD_PARTITIONS
369#define CONFIG_CMD_MTDPARTS
370#define CONFIG_LZO
371
stroese13fdf8a2003-09-12 08:55:18 +0000372#endif /* __CONFIG_H */