blob: 3e9c21cc9ddd0d6b646444df2e70ff5ea7968ab0 [file] [log] [blame]
wdenk384cc682005-04-03 22:35:21 +00001/*
2 * (C) Copyright 2001-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
37#define CONFIG_CPU87 1 /* ...on a CPU87 board */
38#define CONFIG_PCI
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050039#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk384cc682005-04-03 22:35:21 +000040
Wolfgang Denk2ae18242010-10-06 09:05:45 +020041#ifdef CONFIG_BOOT_ROM
42#define CONFIG_SYS_TEXT_BASE 0xFF800000
43#else
44#define CONFIG_SYS_TEXT_BASE 0xFF000000
45#endif
46
wdenk384cc682005-04-03 22:35:21 +000047/*
48 * select serial console configuration
49 *
50 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
51 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
52 * for SCC).
53 *
54 * if CONFIG_CONS_NONE is defined, then the serial console routines must
55 * defined elsewhere (for example, on the cogent platform, there are serial
56 * ports on the motherboard which are used for the serial console - see
57 * cogent/cma101/serial.[ch]).
58 */
59#undef CONFIG_CONS_ON_SMC /* define if console on SMC */
60#define CONFIG_CONS_ON_SCC /* define if console on SCC */
61#undef CONFIG_CONS_NONE /* define if console on something else*/
62#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
63
64#if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
65#define CONFIG_BAUDRATE 230400
66#else
67#define CONFIG_BAUDRATE 9600
68#endif
69
70/*
71 * select ethernet configuration
72 *
73 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
74 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
75 * for FCC)
76 *
77 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -050078 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenk384cc682005-04-03 22:35:21 +000079 */
80#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
81#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
82#undef CONFIG_ETHER_NONE /* define if ether on something else */
83#define CONFIG_ETHER_INDEX 1 /* which SCC/FCC channel for ethernet */
84
85#define CONFIG_HAS_ETH1 1
86#define CONFIG_HAS_ETH2 1
87
88#if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
89
90/*
91 * - Rx-CLK is CLK11
92 * - Tx-CLK is CLK12
93 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
94 * - Enable Full Duplex in FSMR
95 */
Mike Frysingerd4590da2011-10-17 05:38:58 +000096# define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
97# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098# define CONFIG_SYS_CPMFCR_RAMTYPE 0
99# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
wdenk384cc682005-04-03 22:35:21 +0000100
101#elif defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
102
103/*
104 * - Rx-CLK is CLK13
105 * - Tx-CLK is CLK14
106 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
107 * - Enable Full Duplex in FSMR
108 */
Mike Frysingerd4590da2011-10-17 05:38:58 +0000109# define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
110# define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111# define CONFIG_SYS_CPMFCR_RAMTYPE 0
112# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
wdenk384cc682005-04-03 22:35:21 +0000113
114#endif /* CONFIG_ETHER_ON_FCC, CONFIG_ETHER_INDEX */
115
116/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
117#define CONFIG_8260_CLKIN 100000000 /* in Hz */
118
119#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
120
wdenk384cc682005-04-03 22:35:21 +0000121#define CONFIG_PREBOOT \
122 "echo; " \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100123 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS; " \
wdenk384cc682005-04-03 22:35:21 +0000124 "echo"
125
126#undef CONFIG_BOOTARGS
127#define CONFIG_BOOTCOMMAND \
128 "bootp; " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100129 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
130 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk384cc682005-04-03 22:35:21 +0000131 "bootm"
132
133/*-----------------------------------------------------------------------
134 * I2C/EEPROM/RTC configuration
135 */
136#define CONFIG_SOFT_I2C /* Software I2C support enabled */
137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138# define CONFIG_SYS_I2C_SPEED 50000
139# define CONFIG_SYS_I2C_SLAVE 0xFE
wdenk384cc682005-04-03 22:35:21 +0000140/*
141 * Software (bit-bang) I2C driver configuration
142 */
143#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
144#define I2C_ACTIVE (iop->pdir |= 0x00010000)
145#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
146#define I2C_READ ((iop->pdat & 0x00010000) != 0)
147#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
148 else iop->pdat &= ~0x00010000
149#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
150 else iop->pdat &= ~0x00020000
151#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
152
153#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenk384cc682005-04-03 22:35:21 +0000155
156#undef CONFIG_WATCHDOG /* watchdog disabled */
157
158/*-----------------------------------------------------------------------
159 * Disk-On-Chip configuration
160 */
161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
wdenk384cc682005-04-03 22:35:21 +0000163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_DOC_SUPPORT_2000
165#define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
wdenk384cc682005-04-03 22:35:21 +0000166
167/*-----------------------------------------------------------------------
168 * Miscellaneous configuration options
169 */
170
171#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk384cc682005-04-03 22:35:21 +0000173
Jon Loeliger5d2ebe12007-07-09 21:16:53 -0500174/*
175 * BOOTP options
176 */
177#define CONFIG_BOOTP_SUBNETMASK
178#define CONFIG_BOOTP_GATEWAY
179#define CONFIG_BOOTP_HOSTNAME
180#define CONFIG_BOOTP_BOOTPATH
181#define CONFIG_BOOTP_BOOTFILESIZE
wdenk384cc682005-04-03 22:35:21 +0000182
wdenk384cc682005-04-03 22:35:21 +0000183
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500184/*
185 * Command line configuration.
186 */
187#include <config_cmd_default.h>
188
189#define CONFIG_CMD_BEDBUG
190#define CONFIG_CMD_DATE
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500191#define CONFIG_CMD_EEPROM
192#define CONFIG_CMD_I2C
193
194#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000195#define CONFIG_PCI_INDIRECT_BRIDGE
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500196 #define CONFIG_CMD_PCI
197#endif
198
wdenk384cc682005-04-03 22:35:21 +0000199/*
200 * Miscellaneous configurable options
201 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_LONGHELP /* undef to save memory */
203#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500204#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk384cc682005-04-03 22:35:21 +0000206#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk384cc682005-04-03 22:35:21 +0000208#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
210#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
211#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk384cc682005-04-03 22:35:21 +0000212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
214#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk384cc682005-04-03 22:35:21 +0000215
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk384cc682005-04-03 22:35:21 +0000217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk384cc682005-04-03 22:35:21 +0000219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 /* "bad" address */
wdenk384cc682005-04-03 22:35:21 +0000221
222#define CONFIG_LOOPW
223
224/*
225 * For booting Linux, the board info and command line data
226 * have to be in the first 8 MB of memory, since this is
227 * the maximum mapped by the Linux kernel during initialization.
228 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk384cc682005-04-03 22:35:21 +0000230
231/*-----------------------------------------------------------------------
232 * Flash configuration
233 */
234
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_BOOTROM_BASE 0xFF800000
236#define CONFIG_SYS_BOOTROM_SIZE 0x00080000
237#define CONFIG_SYS_FLASH_BASE 0xFF000000
238#define CONFIG_SYS_FLASH_SIZE 0x00800000
wdenk384cc682005-04-03 22:35:21 +0000239
240/*-----------------------------------------------------------------------
241 * FLASH organization
242 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */
244#define CONFIG_SYS_MAX_FLASH_SECT 135 /* max num of sects on one chip */
wdenk384cc682005-04-03 22:35:21 +0000245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
247#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk384cc682005-04-03 22:35:21 +0000248
249/*-----------------------------------------------------------------------
250 * Other areas to be mapped
251 */
252
253/* CS3: Dual ported SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_DPSRAM_BASE 0x40000000
255#define CONFIG_SYS_DPSRAM_SIZE 0x00100000
wdenk384cc682005-04-03 22:35:21 +0000256
257/* CS4: DiskOnChip */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_DOC_BASE 0xF4000000
259#define CONFIG_SYS_DOC_SIZE 0x00100000
wdenk384cc682005-04-03 22:35:21 +0000260
261/* CS5: FDC37C78 controller */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_FDC37C78_BASE 0xF1000000
263#define CONFIG_SYS_FDC37C78_SIZE 0x00100000
wdenk384cc682005-04-03 22:35:21 +0000264
265/* CS6: Board configuration registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_BCRS_BASE 0xF2000000
267#define CONFIG_SYS_BCRS_SIZE 0x00010000
wdenk384cc682005-04-03 22:35:21 +0000268
269/* CS7: VME Extended Access Range */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_VMEEAR_BASE 0x60000000
271#define CONFIG_SYS_VMEEAR_SIZE 0x01000000
wdenk384cc682005-04-03 22:35:21 +0000272
273/* CS8: VME Standard Access Range */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_VMESAR_BASE 0xFE000000
275#define CONFIG_SYS_VMESAR_SIZE 0x01000000
wdenk384cc682005-04-03 22:35:21 +0000276
277/* CS9: VME Short I/O Access Range */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_VMESIOAR_BASE 0xFD000000
279#define CONFIG_SYS_VMESIOAR_SIZE 0x01000000
wdenk384cc682005-04-03 22:35:21 +0000280
281/*-----------------------------------------------------------------------
282 * Hard Reset Configuration Words
283 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284 * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
wdenk384cc682005-04-03 22:35:21 +0000285 * defines for the various registers affected by the HRCW e.g. changing
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
wdenk384cc682005-04-03 22:35:21 +0000287 */
288#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
wdenk384cc682005-04-03 22:35:21 +0000290 HRCW_BPS01 | HRCW_CS10PC01)
291#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | HRCW_CS10PC01)
wdenk384cc682005-04-03 22:35:21 +0000293#endif
294
295/* no slaves so just fill with zeros */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_HRCW_SLAVE1 0
297#define CONFIG_SYS_HRCW_SLAVE2 0
298#define CONFIG_SYS_HRCW_SLAVE3 0
299#define CONFIG_SYS_HRCW_SLAVE4 0
300#define CONFIG_SYS_HRCW_SLAVE5 0
301#define CONFIG_SYS_HRCW_SLAVE6 0
302#define CONFIG_SYS_HRCW_SLAVE7 0
wdenk384cc682005-04-03 22:35:21 +0000303
304/*-----------------------------------------------------------------------
305 * Internal Memory Mapped Register
306 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_IMMR 0xF0000000
wdenk384cc682005-04-03 22:35:21 +0000308
309/*-----------------------------------------------------------------------
310 * Definitions for initial stack pointer and data area (in DPRAM)
311 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200313#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200314#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk384cc682005-04-03 22:35:21 +0000316
317/*-----------------------------------------------------------------------
318 * Start addresses for the final memory configuration
319 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk384cc682005-04-03 22:35:21 +0000321 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE.
wdenk384cc682005-04-03 22:35:21 +0000323 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_SDRAM_BASE 0x00000000
325#define CONFIG_SYS_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200326#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
328#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
wdenk384cc682005-04-03 22:35:21 +0000329
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
331# define CONFIG_SYS_RAMBOOT
wdenk384cc682005-04-03 22:35:21 +0000332#endif
333
334#ifdef CONFIG_PCI
335#define CONFIG_PCI_PNP
336#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenk384cc682005-04-03 22:35:21 +0000338#endif
339
340#if 0
341/* environment is in Flash */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200342#define CONFIG_ENV_IS_IN_FLASH 1
wdenk384cc682005-04-03 22:35:21 +0000343#ifdef CONFIG_BOOT_ROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x70000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200345# define CONFIG_ENV_SIZE 0x10000
346# define CONFIG_ENV_SECT_SIZE 0x10000
wdenk384cc682005-04-03 22:35:21 +0000347#endif
348#else
349/* environment is in EEPROM */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200350#define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 /* EEPROM X24C16 */
352#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
wdenk384cc682005-04-03 22:35:21 +0000353/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
355#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
356#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200357#define CONFIG_ENV_OFFSET 512
358#define CONFIG_ENV_SIZE (2048 - 512)
wdenk384cc682005-04-03 22:35:21 +0000359#endif
360
wdenk384cc682005-04-03 22:35:21 +0000361/*-----------------------------------------------------------------------
362 * Cache Configuration
363 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500365#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk384cc682005-04-03 22:35:21 +0000367#endif
368
369/*-----------------------------------------------------------------------
370 * HIDx - Hardware Implementation-dependent Registers 2-11
371 *-----------------------------------------------------------------------
372 * HID0 also contains cache control - initially enable both caches and
373 * invalidate contents, then the final state leaves only the instruction
374 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
375 * but Soft reset does not.
376 *
377 * HID1 has only read-only information - nothing to set.
378 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
wdenk384cc682005-04-03 22:35:21 +0000380 HID0_DCI|HID0_IFEM|HID0_ABE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE)
382#define CONFIG_SYS_HID2 0
wdenk384cc682005-04-03 22:35:21 +0000383
384/*-----------------------------------------------------------------------
385 * RMR - Reset Mode Register 5-5
386 *-----------------------------------------------------------------------
387 * turn on Checkstop Reset Enable
388 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_RMR RMR_CSRE
wdenk384cc682005-04-03 22:35:21 +0000390
391/*-----------------------------------------------------------------------
392 * BCR - Bus Configuration 4-25
393 *-----------------------------------------------------------------------
394 */
395#define BCR_APD01 0x10000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
wdenk384cc682005-04-03 22:35:21 +0000397
398/*-----------------------------------------------------------------------
399 * SIUMCR - SIU Module Configuration 4-31
400 *-----------------------------------------------------------------------
401 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200402#define CONFIG_SYS_SIUMCR (SIUMCR_BBD|SIUMCR_DPPC00|SIUMCR_APPC10|\
wdenk384cc682005-04-03 22:35:21 +0000403 SIUMCR_CS10PC01|SIUMCR_BCTLC10)
404
405/*-----------------------------------------------------------------------
406 * SYPCR - System Protection Control 4-35
407 * SYPCR can only be written once after reset!
408 *-----------------------------------------------------------------------
409 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
410 */
411#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200412#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk384cc682005-04-03 22:35:21 +0000413 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
414#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200415#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenk384cc682005-04-03 22:35:21 +0000416 SYPCR_SWRI|SYPCR_SWP)
417#endif /* CONFIG_WATCHDOG */
418
419/*-----------------------------------------------------------------------
420 * TMCNTSC - Time Counter Status and Control 4-40
421 *-----------------------------------------------------------------------
422 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
423 * and enable Time Counter
424 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
wdenk384cc682005-04-03 22:35:21 +0000426
427/*-----------------------------------------------------------------------
428 * PISCR - Periodic Interrupt Status and Control 4-42
429 *-----------------------------------------------------------------------
430 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
431 * Periodic timer
432 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200433#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
wdenk384cc682005-04-03 22:35:21 +0000434
435/*-----------------------------------------------------------------------
436 * SCCR - System Clock Control 9-8
437 *-----------------------------------------------------------------------
438 * Ensure DFBRG is Divide by 16
439 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_SCCR SCCR_DFBRG01
wdenk384cc682005-04-03 22:35:21 +0000441
442/*-----------------------------------------------------------------------
443 * RCCR - RISC Controller Configuration 13-7
444 *-----------------------------------------------------------------------
445 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_RCCR 0
wdenk384cc682005-04-03 22:35:21 +0000447
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448#define CONFIG_SYS_MIN_AM_MASK 0xC0000000
wdenk384cc682005-04-03 22:35:21 +0000449
450/*
Wolfgang Denkfd279962006-07-22 21:45:49 +0200451 * we use the same values for 32 MB, 128 MB and 256 MB SDRAM
wdenk384cc682005-04-03 22:35:21 +0000452 * refresh rate = 7.68 uS (100 MHz Bus Clock)
453 */
454
455/*-----------------------------------------------------------------------
456 * MPTPR - Memory Refresh Timer Prescaler Register 10-18
457 *-----------------------------------------------------------------------
458 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_MPTPR 0x2000
wdenk384cc682005-04-03 22:35:21 +0000460
461/*-----------------------------------------------------------------------
462 * PSRT - Refresh Timer Register 10-16
463 *-----------------------------------------------------------------------
464 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200465#define CONFIG_SYS_PSRT 0x16
wdenk384cc682005-04-03 22:35:21 +0000466
467/*-----------------------------------------------------------------------
468 * PSRT - SDRAM Mode Register 10-10
469 *-----------------------------------------------------------------------
470 */
471
472 /* SDRAM initialization values for 8-column chips
473 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200474#define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\
wdenk384cc682005-04-03 22:35:21 +0000475 ORxS_BPD_4 |\
476 ORxS_ROWST_PBI0_A9 |\
477 ORxS_NUMR_12)
478
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200479#define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
wdenk384cc682005-04-03 22:35:21 +0000480 PSDMR_BSMA_A14_A16 |\
481 PSDMR_SDA10_PBI0_A10 |\
482 PSDMR_RFRC_7_CLK |\
483 PSDMR_PRETOACT_2W |\
484 PSDMR_ACTTORW_2W |\
485 PSDMR_LDOTOPRE_1C |\
486 PSDMR_WRC_1C |\
487 PSDMR_CL_2)
488
489 /* SDRAM initialization values for 9-column chips
490 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200491#define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\
wdenk384cc682005-04-03 22:35:21 +0000492 ORxS_BPD_4 |\
493 ORxS_ROWST_PBI0_A7 |\
494 ORxS_NUMR_13)
495
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200496#define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
wdenk384cc682005-04-03 22:35:21 +0000497 PSDMR_BSMA_A13_A15 |\
498 PSDMR_SDA10_PBI0_A9 |\
499 PSDMR_RFRC_7_CLK |\
500 PSDMR_PRETOACT_2W |\
501 PSDMR_ACTTORW_2W |\
502 PSDMR_LDOTOPRE_1C |\
503 PSDMR_WRC_1C |\
504 PSDMR_CL_2)
505
Wolfgang Denkfd279962006-07-22 21:45:49 +0200506 /* SDRAM initialization values for 10-column chips
507 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200508#define CONFIG_SYS_OR2_10COL (CONFIG_SYS_MIN_AM_MASK |\
Wolfgang Denkfd279962006-07-22 21:45:49 +0200509 ORxS_BPD_4 |\
510 ORxS_ROWST_PBI1_A4 |\
511 ORxS_NUMR_13)
512
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200513#define CONFIG_SYS_PSDMR_10COL (PSDMR_PBI |\
Wolfgang Denkfd279962006-07-22 21:45:49 +0200514 PSDMR_SDAM_A17_IS_A5 |\
515 PSDMR_BSMA_A13_A15 |\
516 PSDMR_SDA10_PBI1_A6 |\
517 PSDMR_RFRC_7_CLK |\
518 PSDMR_PRETOACT_2W |\
519 PSDMR_ACTTORW_2W |\
520 PSDMR_LDOTOPRE_1C |\
521 PSDMR_WRC_1C |\
522 PSDMR_CL_2)
Wolfgang Denk16850912006-08-27 18:10:01 +0200523
wdenk384cc682005-04-03 22:35:21 +0000524/*
525 * Init Memory Controller:
526 *
527 * Bank Bus Machine PortSz Device
528 * ---- --- ------- ------ ------
529 * 0 60x GPCM 8 bit Boot ROM
530 * 1 60x GPCM 64 bit FLASH
531 * 2 60x SDRAM 64 bit SDRAM
532 *
533 */
534
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200535#define CONFIG_SYS_MRS_OFFS 0x00000000
wdenk384cc682005-04-03 22:35:21 +0000536
537#ifdef CONFIG_BOOT_ROM
538/* Bank 0 - Boot ROM
539 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200540#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\
wdenk384cc682005-04-03 22:35:21 +0000541 BRx_PS_8 |\
542 BRx_MS_GPCM_P |\
543 BRx_V)
544
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200545#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000546 ORxG_CSNT |\
547 ORxG_ACS_DIV1 |\
548 ORxG_SCY_5_CLK |\
549 ORxU_EHTR_8IDLE)
550
551/* Bank 1 - FLASH
552 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200553#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenk384cc682005-04-03 22:35:21 +0000554 BRx_PS_64 |\
555 BRx_MS_GPCM_P |\
556 BRx_V)
557
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200558#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000559 ORxG_CSNT |\
560 ORxG_ACS_DIV1 |\
561 ORxG_SCY_5_CLK |\
562 ORxU_EHTR_8IDLE)
563
564#else /* CONFIG_BOOT_ROM */
565/* Bank 0 - FLASH
566 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200567#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenk384cc682005-04-03 22:35:21 +0000568 BRx_PS_64 |\
569 BRx_MS_GPCM_P |\
570 BRx_V)
571
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200572#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000573 ORxG_CSNT |\
574 ORxG_ACS_DIV1 |\
575 ORxG_SCY_5_CLK |\
576 ORxU_EHTR_8IDLE)
577
578/* Bank 1 - Boot ROM
579 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200580#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\
wdenk384cc682005-04-03 22:35:21 +0000581 BRx_PS_8 |\
582 BRx_MS_GPCM_P |\
583 BRx_V)
584
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200585#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000586 ORxG_CSNT |\
587 ORxG_ACS_DIV1 |\
588 ORxG_SCY_5_CLK |\
589 ORxU_EHTR_8IDLE)
590
591#endif /* CONFIG_BOOT_ROM */
592
593
594/* Bank 2 - 60x bus SDRAM
595 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200596#ifndef CONFIG_SYS_RAMBOOT
597#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
wdenk384cc682005-04-03 22:35:21 +0000598 BRx_PS_64 |\
599 BRx_MS_SDRAM_P |\
600 BRx_V)
601
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200602#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_8COL
wdenk384cc682005-04-03 22:35:21 +0000603
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200604#define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_8COL
605#endif /* CONFIG_SYS_RAMBOOT */
wdenk384cc682005-04-03 22:35:21 +0000606
607/* Bank 3 - Dual Ported SRAM
608 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200609#define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_DPSRAM_BASE & BRx_BA_MSK) |\
wdenk384cc682005-04-03 22:35:21 +0000610 BRx_PS_16 |\
611 BRx_MS_GPCM_P |\
612 BRx_V)
613
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200614#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DPSRAM_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000615 ORxG_CSNT |\
616 ORxG_ACS_DIV1 |\
617 ORxG_SCY_7_CLK |\
618 ORxG_SETA)
619
620/* Bank 4 - DiskOnChip
621 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200622#define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\
wdenk384cc682005-04-03 22:35:21 +0000623 BRx_PS_8 |\
624 BRx_MS_GPCM_P |\
625 BRx_V)
626
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200627#define CONFIG_SYS_OR4_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000628 ORxG_CSNT |\
629 ORxG_ACS_DIV2 |\
630 ORxG_SCY_9_CLK |\
631 ORxU_EHTR_8IDLE)
632
633/* Bank 5 - FDC37C78 controller
634 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200635#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FDC37C78_BASE & BRx_BA_MSK) |\
wdenk384cc682005-04-03 22:35:21 +0000636 BRx_PS_8 |\
637 BRx_MS_GPCM_P |\
638 BRx_V)
639
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200640#define CONFIG_SYS_OR5_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FDC37C78_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000641 ORxG_ACS_DIV2 |\
642 ORxG_SCY_10_CLK |\
643 ORxU_EHTR_8IDLE)
644
645/* Bank 6 - Board control registers
646 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200647#define CONFIG_SYS_BR6_PRELIM ((CONFIG_SYS_BCRS_BASE & BRx_BA_MSK) |\
wdenk384cc682005-04-03 22:35:21 +0000648 BRx_PS_8 |\
649 BRx_MS_GPCM_P |\
650 BRx_V)
651
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200652#define CONFIG_SYS_OR6_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCRS_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000653 ORxG_CSNT |\
654 ORxG_SCY_7_CLK)
655
656/* Bank 7 - VME Extended Access Range
657 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200658#define CONFIG_SYS_BR7_PRELIM ((CONFIG_SYS_VMEEAR_BASE & BRx_BA_MSK) |\
wdenk384cc682005-04-03 22:35:21 +0000659 BRx_PS_32 |\
660 BRx_MS_GPCM_P |\
661 BRx_V)
662
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200663#define CONFIG_SYS_OR7_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMEEAR_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000664 ORxG_CSNT |\
665 ORxG_ACS_DIV1 |\
666 ORxG_SCY_7_CLK |\
667 ORxG_SETA)
668
669/* Bank 8 - VME Standard Access Range
670 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200671#define CONFIG_SYS_BR8_PRELIM ((CONFIG_SYS_VMESAR_BASE & BRx_BA_MSK) |\
wdenk384cc682005-04-03 22:35:21 +0000672 BRx_PS_16 |\
673 BRx_MS_GPCM_P |\
674 BRx_V)
675
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200676#define CONFIG_SYS_OR8_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMESAR_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000677 ORxG_CSNT |\
678 ORxG_ACS_DIV1 |\
679 ORxG_SCY_7_CLK |\
680 ORxG_SETA)
681
682/* Bank 9 - VME Short I/O Access Range
683 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200684#define CONFIG_SYS_BR9_PRELIM ((CONFIG_SYS_VMESIOAR_BASE & BRx_BA_MSK) |\
wdenk384cc682005-04-03 22:35:21 +0000685 BRx_PS_16 |\
686 BRx_MS_GPCM_P |\
687 BRx_V)
688
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200689#define CONFIG_SYS_OR9_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VMESIOAR_SIZE) |\
wdenk384cc682005-04-03 22:35:21 +0000690 ORxG_CSNT |\
691 ORxG_ACS_DIV1 |\
692 ORxG_SCY_7_CLK |\
693 ORxG_SETA)
694
695#endif /* __CONFIG_H */