John Otken | d4024bb | 2007-07-26 17:49:11 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2000-2005 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * (C) Copyright 2005-2007 |
| 6 | * Beijing UD Technology Co., Ltd., taihusupport@amcc.com |
| 7 | * |
| 8 | * See file CREDITS for list of people who contributed to this |
| 9 | * project. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or |
| 12 | * modify it under the terms of the GNU General Public License as |
| 13 | * published by the Free Software Foundation; either version 2 of |
| 14 | * the License, or (at your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; if not, write to the Free Software |
| 23 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 24 | * MA 02111-1307 USA |
| 25 | */ |
| 26 | |
| 27 | #ifndef __CONFIG_H |
| 28 | #define __CONFIG_H |
| 29 | |
| 30 | |
| 31 | #define CONFIG_405EP 1 /* this is a PPC405 CPU */ |
| 32 | #define CONFIG_4xx 1 /* member of PPC4xx family */ |
| 33 | #define CONFIG_TAIHU 1 /* on a taihu board */ |
| 34 | |
| 35 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f */ |
| 36 | |
| 37 | #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */ |
| 38 | |
| 39 | #define CONFIG_NO_SERIAL_EEPROM |
| 40 | |
| 41 | /*----------------------------------------------------------------------------*/ |
| 42 | #ifdef CONFIG_NO_SERIAL_EEPROM |
| 43 | |
| 44 | /* |
| 45 | !------------------------------------------------------------------------------- |
| 46 | ! PLL settings for 333MHz CPU, 111MHz PLB/SDRAM, 55MHz EBC, 33MHz PCI, |
| 47 | ! assuming a 33MHz input clock to the 405EP from the C9531. |
| 48 | !------------------------------------------------------------------------------- |
| 49 | */ |
| 50 | #define PLLMR0_333_111_55_37 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \ |
| 51 | PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \ |
| 52 | PLL_MALDIV_1 | PLL_PCIDIV_3) |
| 53 | #define PLLMR1_333_111_55_37 (PLL_FBKDIV_10 | \ |
| 54 | PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \ |
| 55 | PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI) |
| 56 | #define PLLMR0_333_111_55_111 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \ |
| 57 | PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \ |
| 58 | PLL_MALDIV_1 | PLL_PCIDIV_1) |
| 59 | #define PLLMR1_333_111_55_111 (PLL_FBKDIV_10 | \ |
| 60 | PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \ |
| 61 | PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI) |
| 62 | |
| 63 | #define PLLMR0_DEFAULT PLLMR0_333_111_55_37 |
| 64 | #define PLLMR1_DEFAULT PLLMR1_333_111_55_37 |
| 65 | #define PLLMR0_DEFAULT_PCI66 PLLMR0_333_111_55_111 |
| 66 | #define PLLMR1_DEFAULT_PCI66 PLLMR1_333_111_55_111 |
| 67 | |
| 68 | #endif |
| 69 | /*----------------------------------------------------------------------------*/ |
| 70 | |
| 71 | #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */ |
| 72 | |
| 73 | #define CONFIG_ENV_OVERWRITE 1 |
| 74 | #define CONFIG_PREBOOT "echo;" \ |
| 75 | "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ |
| 76 | "echo" |
| 77 | |
| 78 | #undef CONFIG_BOOTARGS |
| 79 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 80 | "bootfile=/tftpboot/taihu/uImage\0" \ |
| 81 | "rootpath=/opt/eldk/ppc_4xx\0" \ |
| 82 | "netdev=eth0\0" \ |
| 83 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 84 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 85 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 86 | "addip=setenv bootargs ${bootargs} " \ |
| 87 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 88 | ":${hostname}:${netdev}:off panic=1\0" \ |
| 89 | "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ |
| 90 | "flash_nfs=run nfsargs addip addtty;" \ |
| 91 | "bootm ${kernel_addr}\0" \ |
| 92 | "flash_self=run ramargs addip addtty;" \ |
| 93 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 94 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ |
| 95 | "bootm\0" \ |
| 96 | "kernel_addr=FC000000\0" \ |
| 97 | "ramdisk_addr=FC180000\0" \ |
| 98 | "load=tftp 200000 /tftpboot/taihu/u-boot.bin\0" \ |
| 99 | "update=protect off FFFC0000 FFFFFFFF;era FFFC0000 FFFFFFFF;" \ |
| 100 | "cp.b 200000 FFFC0000 40000\0" \ |
| 101 | "upd=run load;run update\0" \ |
| 102 | "" |
| 103 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 104 | |
| 105 | #if 0 |
| 106 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 107 | #else |
| 108 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 109 | #endif |
| 110 | |
| 111 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
| 112 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
| 113 | |
| 114 | #define CONFIG_MII 1 /* MII PHY management */ |
| 115 | #define CONFIG_PHY_ADDR 0x14 /* PHY address */ |
| 116 | #define CONFIG_HAS_ETH1 |
| 117 | #define CONFIG_PHY1_ADDR 0x10 /* EMAC1 PHY address */ |
| 118 | #define CONFIG_NET_MULTI 1 |
| 119 | #define CFG_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */ |
| 120 | #define CONFIG_PHY_RESET 1 |
| 121 | |
Stefan Roese | 3b3bff4 | 2007-08-14 16:36:29 +0200 | [diff] [blame] | 122 | /* |
| 123 | * BOOTP options |
| 124 | */ |
| 125 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 126 | #define CONFIG_BOOTP_BOOTPATH |
| 127 | #define CONFIG_BOOTP_GATEWAY |
| 128 | #define CONFIG_BOOTP_HOSTNAME |
John Otken | d4024bb | 2007-07-26 17:49:11 +0200 | [diff] [blame] | 129 | |
Stefan Roese | 3b3bff4 | 2007-08-14 16:36:29 +0200 | [diff] [blame] | 130 | /* |
| 131 | * Command line configuration. |
| 132 | */ |
| 133 | #include <config_cmd_default.h> |
| 134 | |
| 135 | #define CONFIG_CMD_ASKENV |
| 136 | #define CONFIG_CMD_CACHE |
| 137 | #define CONFIG_CMD_DHCP |
| 138 | #define CONFIG_CMD_EEPROM |
| 139 | #define CONFIG_CMD_ELF |
| 140 | #define CONFIG_CMD_I2C |
| 141 | #define CONFIG_CMD_IRQ |
| 142 | #define CONFIG_CMD_MII |
| 143 | #define CONFIG_CMD_NET |
| 144 | #define CONFIG_CMD_PCI |
| 145 | #define CONFIG_CMD_PING |
| 146 | #define CONFIG_CMD_REGINFO |
| 147 | #define CONFIG_CMD_SDRAM |
| 148 | #define CONFIG_CMD_SPI |
John Otken | d4024bb | 2007-07-26 17:49:11 +0200 | [diff] [blame] | 149 | |
| 150 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 151 | |
| 152 | #undef CONFIG_SPD_EEPROM /* use SPD EEPROM for setup */ |
| 153 | #define CFG_SDRAM_SIZE_PER_BANK 0x04000000 /* 64MB */ |
| 154 | #define CFG_SDRAM_BANKS 2 |
| 155 | |
| 156 | /* |
| 157 | * SDRAM configuration (please see cpu/ppc/sdram.[ch]) |
| 158 | */ |
| 159 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
| 160 | #define CONFIG_SDRAM_BANK1 1 /* init onboard SDRAM bank 1 */ |
| 161 | |
| 162 | /* SDRAM timings used in datasheet */ |
| 163 | #define CFG_SDRAM_CL 3 /* CAS latency */ |
| 164 | #define CFG_SDRAM_tRP 20 /* PRECHARGE command period */ |
| 165 | #define CFG_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE command period */ |
| 166 | #define CFG_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */ |
| 167 | #define CFG_SDRAM_tRFC 66 /* Auto refresh period */ |
| 168 | |
| 169 | /* |
| 170 | * Miscellaneous configurable options |
| 171 | */ |
| 172 | #define CFG_LONGHELP /* undef to save memory */ |
| 173 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
Stefan Roese | 3b3bff4 | 2007-08-14 16:36:29 +0200 | [diff] [blame] | 174 | #if defined(CONFIG_CMD_KGDB) |
John Otken | d4024bb | 2007-07-26 17:49:11 +0200 | [diff] [blame] | 175 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 176 | #else |
| 177 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 178 | #endif |
| 179 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* print buffer Size */ |
| 180 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 181 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 182 | |
| 183 | #define CFG_MEMTEST_START 0x0400000 /* memtest works on */ |
| 184 | #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
| 185 | |
| 186 | /* |
| 187 | * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1. |
| 188 | * If CFG_405_UART_ERRATA_59, then UART divisor is 31. |
| 189 | * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value. |
| 190 | * The Linux BASE_BAUD define should match this configuration. |
| 191 | * baseBaud = cpuClock/(uartDivisor*16) |
| 192 | * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock, |
| 193 | * set Linux BASE_BAUD to 403200. |
| 194 | */ |
| 195 | #undef CONFIG_SERIAL_SOFTWARE_FIFO |
| 196 | #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */ |
| 197 | #undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */ |
| 198 | #define CFG_BASE_BAUD 691200 |
| 199 | |
| 200 | #define CONFIG_BAUDRATE 115200 |
| 201 | |
| 202 | #define CONFIG_UART1_CONSOLE 1 |
| 203 | |
John Otken | d4024bb | 2007-07-26 17:49:11 +0200 | [diff] [blame] | 204 | /* The following table includes the supported baudrates */ |
| 205 | #define CFG_BAUDRATE_TABLE \ |
| 206 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400} |
| 207 | |
| 208 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ |
| 209 | #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
| 210 | |
| 211 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 212 | |
| 213 | #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */ |
| 214 | #define CONFIG_LOOPW 1 /* enable loopw command */ |
| 215 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ |
| 216 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
| 217 | |
| 218 | /*----------------------------------------------------------------------- |
| 219 | * I2C stuff |
| 220 | *----------------------------------------------------------------------- |
| 221 | */ |
| 222 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ |
| 223 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
| 224 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 225 | #define CFG_I2C_SLAVE 0x7F |
| 226 | |
| 227 | #define CFG_I2C_NOPROBES { 0x69 } /* avoid iprobe hangup (why?) */ |
| 228 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */ |
| 229 | |
John Otken | d4024bb | 2007-07-26 17:49:11 +0200 | [diff] [blame] | 230 | #define CFG_I2C_EEPROM_ADDR 0x50 /* I2C boot EEPROM (24C02W) */ |
| 231 | #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ |
John Otken | d4024bb | 2007-07-26 17:49:11 +0200 | [diff] [blame] | 232 | |
| 233 | #define CONFIG_SOFT_SPI |
| 234 | #define SPI_SCL spi_scl |
| 235 | #define SPI_SDA spi_sda |
| 236 | #define SPI_READ spi_read() |
| 237 | #define SPI_DELAY udelay(2) |
| 238 | #ifndef __ASSEMBLY__ |
| 239 | void spi_scl(int); |
| 240 | void spi_sda(int); |
| 241 | unsigned char spi_read(void); |
| 242 | #endif |
| 243 | |
| 244 | /* standard dtt sensor configuration */ |
| 245 | #define CONFIG_DTT_DS1775 1 |
| 246 | #define CONFIG_DTT_SENSORS { 0 } |
| 247 | |
| 248 | /*----------------------------------------------------------------------- |
| 249 | * PCI stuff |
| 250 | *----------------------------------------------------------------------- |
| 251 | */ |
| 252 | #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */ |
| 253 | #define PCI_HOST_FORCE 1 /* configure as pci host */ |
| 254 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ |
| 255 | |
| 256 | #define CONFIG_PCI /* include pci support */ |
| 257 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */ |
| 258 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 259 | /* resource configuration */ |
| 260 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 261 | |
| 262 | #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */ |
| 263 | #define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */ |
| 264 | #define CFG_PCI_CLASSCODE 0x0600 /* PCI Class Code: bridge/host */ |
| 265 | #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */ |
| 266 | #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */ |
| 267 | #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ |
| 268 | #define CFG_PCI_PTM2LA 0x00000000 /* disabled */ |
| 269 | #define CFG_PCI_PTM2MS 0x00000000 /* disabled */ |
| 270 | #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ |
| 271 | #define CONFIG_EEPRO100 1 |
| 272 | |
| 273 | /*----------------------------------------------------------------------- |
| 274 | * Start addresses for the final memory configuration |
| 275 | * (Set up by the startup code) |
| 276 | * Please note that CFG_SDRAM_BASE _must_ start at 0 |
| 277 | */ |
| 278 | #define CFG_SDRAM_BASE 0x00000000 |
| 279 | #define CFG_FLASH_BASE 0xFFE00000 |
| 280 | #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */ |
| 281 | #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */ |
| 282 | #define CFG_MONITOR_BASE (-CFG_MONITOR_LEN) |
| 283 | |
| 284 | /* |
| 285 | * For booting Linux, the board info and command line data |
| 286 | * have to be in the first 8 MB of memory, since this is |
| 287 | * the maximum mapped by the Linux kernel during initialization. |
| 288 | */ |
| 289 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 290 | |
| 291 | /*----------------------------------------------------------------------- |
| 292 | * FLASH organization |
| 293 | */ |
| 294 | |
| 295 | #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
| 296 | #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
| 297 | |
| 298 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 299 | #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
| 300 | |
| 301 | #define CFG_FLASH_ADDR0 0x555 |
| 302 | #define CFG_FLASH_ADDR1 0x2aa |
| 303 | #define CFG_FLASH_WORD_SIZE unsigned short |
| 304 | |
| 305 | #ifdef CFG_ENV_IS_IN_FLASH |
| 306 | #define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */ |
| 307 | #define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE) |
| 308 | #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */ |
| 309 | |
| 310 | /* Address and size of Redundant Environment Sector */ |
| 311 | #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE) |
| 312 | #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) |
| 313 | #endif /* CFG_ENV_IS_IN_FLASH */ |
| 314 | |
| 315 | /*----------------------------------------------------------------------- |
| 316 | * NVRAM organization |
| 317 | */ |
| 318 | #define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */ |
| 319 | #define CFG_NVRAM_SIZE 0x1ff8 /* NVRAM size */ |
| 320 | |
| 321 | #ifdef CFG_ENV_IS_IN_NVRAM |
| 322 | #define CFG_ENV_SIZE 0x0ff8 /* Size of Environment vars */ |
| 323 | #define CFG_ENV_ADDR \ |
| 324 | (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env*/ |
| 325 | #endif |
| 326 | |
| 327 | /*----------------------------------------------------------------------- |
| 328 | * PPC405 GPIO Configuration |
| 329 | */ |
| 330 | #define CFG_440_GPIO_TABLE { /* GPIO Alternate1 */ \ |
| 331 | { \ |
| 332 | /* GPIO Core 0 */ \ |
| 333 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast SPI CS */ \ |
| 334 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \ |
| 335 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \ |
| 336 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \ |
| 337 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \ |
| 338 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO5 TS3 */ \ |
| 339 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \ |
| 340 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \ |
| 341 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \ |
| 342 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \ |
| 343 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \ |
| 344 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \ |
| 345 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \ |
| 346 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \ |
| 347 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 SPI SCLK */ \ |
| 348 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 SPI DI */ \ |
| 349 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 SPI DO */ \ |
| 350 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 PCI INTA */ \ |
| 351 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 PCI INTB */ \ |
| 352 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 PCI INTC */ \ |
| 353 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 PCI INTD */ \ |
| 354 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 USB */ \ |
| 355 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 EBC */ \ |
| 356 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 unused */ \ |
| 357 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD UART1 */ \ |
| 358 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \ |
| 359 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \ |
| 360 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \ |
| 361 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx UART0 */ \ |
| 362 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \ |
| 363 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 User LED1 */ \ |
| 364 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 User LED2 */ \ |
| 365 | } \ |
| 366 | } |
| 367 | |
| 368 | /*----------------------------------------------------------------------- |
| 369 | * Cache Configuration |
| 370 | */ |
| 371 | #define CFG_DCACHE_SIZE 16384 /* For IBM 405EP CPU */ |
| 372 | #define CFG_CACHELINE_SIZE 32 |
John Otken | d4024bb | 2007-07-26 17:49:11 +0200 | [diff] [blame] | 373 | #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
John Otken | d4024bb | 2007-07-26 17:49:11 +0200 | [diff] [blame] | 374 | |
| 375 | /* |
| 376 | * Init Memory Controller: |
| 377 | * |
| 378 | * BR0/1 and OR0/1 (FLASH) |
| 379 | */ |
| 380 | |
| 381 | #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */ |
| 382 | #define FLASH_BASE1_PRELIM 0xFC000000 /* FLASH bank #1 */ |
| 383 | |
| 384 | /*----------------------------------------------------------------------- |
| 385 | * Definitions for initial stack pointer and data area (in data cache) |
| 386 | */ |
| 387 | /* use on chip memory (OCM) for temperary stack until sdram is tested */ |
| 388 | #define CFG_TEMP_STACK_OCM 1 |
| 389 | |
| 390 | /* On Chip Memory location */ |
| 391 | #define CFG_OCM_DATA_ADDR 0xF8000000 |
| 392 | #define CFG_OCM_DATA_SIZE 0x1000 |
| 393 | #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */ |
| 394 | #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */ |
| 395 | |
| 396 | #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
| 397 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 398 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 399 | |
| 400 | /*----------------------------------------------------------------------- |
| 401 | * External Bus Controller (EBC) Setup |
| 402 | */ |
| 403 | |
| 404 | /* Memory Bank 0 (Flash/SRAM) initialization */ |
| 405 | #define CFG_EBC_PB0AP 0x03815600 |
| 406 | #define CFG_EBC_PB0CR 0xFFE3A000 /* BAS=0xFFE,BS=2MB,BU=R/W,BW=16bit */ |
| 407 | |
| 408 | /* Memory Bank 1 (NVRAM/RTC) initialization */ |
| 409 | #define CFG_EBC_PB1AP 0x05815600 |
| 410 | #define CFG_EBC_PB1CR 0xFC0BA000 /* BAS=0xFc0,BS=32MB,BU=R/W,BW=16bit */ |
| 411 | |
| 412 | /* Memory Bank 2 (USB device) initialization */ |
| 413 | #define CFG_EBC_PB2AP 0x03016600 |
| 414 | #define CFG_EBC_PB2CR 0x50018000 /* BAS=0x500,BS=1MB,BU=R/W,BW=8bit */ |
| 415 | |
| 416 | /* Memory Bank 3 (LCM and D-flip-flop) initialization */ |
| 417 | #define CFG_EBC_PB3AP 0x158FF600 |
| 418 | #define CFG_EBC_PB3CR 0x50118000 /* BAS=0x501,BS=1MB,BU=R/W,BW=8bit */ |
| 419 | |
| 420 | /* Memory Bank 4 (not install) initialization */ |
| 421 | #define CFG_EBC_PB4AP 0x158FF600 |
| 422 | #define CFG_EBC_PB4CR 0x5021A000 |
| 423 | |
| 424 | /*----------------------------------------------------------------------- |
| 425 | * Definitions for GPIO setup (PPC405EP specific) |
| 426 | * |
| 427 | * GPIO0[0] - External Bus Controller BLAST output |
| 428 | * GPIO0[1-9] - Instruction trace outputs |
| 429 | * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs |
| 430 | * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs |
| 431 | * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs |
| 432 | * GPIO0[24-27] - UART0 control signal inputs/outputs |
| 433 | * GPIO0[28-29] - UART1 data signal input/output |
| 434 | * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs |
| 435 | */ |
| 436 | #define CFG_GPIO0_OSRH 0x15555550 /* output select high/low */ |
| 437 | #define CFG_GPIO0_OSRL 0x00000110 |
| 438 | #define CFG_GPIO0_ISR1H 0x00000001 /* input select high/low */ |
| 439 | #define CFG_GPIO0_ISR1L 0x15545440 |
| 440 | #define CFG_GPIO0_TSRH 0x00000000 /* three-state select high/low */ |
| 441 | #define CFG_GPIO0_TSRL 0x00000000 |
| 442 | #define CFG_GPIO0_TCR 0xFFFE8117 /* three-state control */ |
| 443 | #define CFG_GPIO0_ODR 0x00000000 /* open drain */ |
| 444 | |
| 445 | #define GPIO0 0 /* GPIO controller 0 */ |
| 446 | |
| 447 | /* the GPIO macros in include/ppc405.h for High/Low registers are backwards */ |
| 448 | |
| 449 | #define GPIOx_OSL (GPIO0_OSRH-GPIO_BASE) |
| 450 | #define GPIOx_TSL (GPIO0_TSRH-GPIO_BASE) |
| 451 | #define GPIOx_IS1L (GPIO0_ISR1H-GPIO_BASE) |
| 452 | #define GPIOx_IS2L (GPIO0_ISR1H-GPIO_BASE) |
| 453 | #define GPIOx_IS3L (GPIO0_ISR1H-GPIO_BASE) |
| 454 | |
| 455 | #define GPIO_OS(x) (x+GPIOx_OSL) /* GPIO output select */ |
| 456 | #define GPIO_TS(x) (x+GPIOx_TSL) /* GPIO three-state select */ |
| 457 | #define GPIO_IS1(x) (x+GPIOx_IS1L) /* GPIO input select */ |
| 458 | #define GPIO_IS2(x) (x+GPIOx_IS1L) |
| 459 | #define GPIO_IS3(x) (x+GPIOx_IS1L) |
| 460 | |
| 461 | #define CPLD_REG0_ADDR 0x50100000 |
| 462 | #define CPLD_REG1_ADDR 0x50100001 |
| 463 | /* |
| 464 | * Internal Definitions |
| 465 | * |
| 466 | * Boot Flags |
| 467 | */ |
| 468 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 469 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 470 | |
Stefan Roese | 3b3bff4 | 2007-08-14 16:36:29 +0200 | [diff] [blame] | 471 | #if defined(CONFIG_CMD_KGDB) |
John Otken | d4024bb | 2007-07-26 17:49:11 +0200 | [diff] [blame] | 472 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 473 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 474 | #endif |
| 475 | |
| 476 | #endif /* __CONFIG_H */ |