blob: 7281bda6ac85ff2e3a9fa7716755d21ec432429e [file] [log] [blame]
Pavel Machek5095ee02014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyen48275c92015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5095ee02014-09-08 14:08:45 +02008
Pavel Machek5095ee02014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5095ee02014-09-08 14:08:45 +020012/*
13 * High level configuration
14 */
Marek Vasut7287d5f2014-12-30 21:29:35 +010015#define CONFIG_DISPLAY_BOARDINFO_LATE
Pavel Machek5095ee02014-09-08 14:08:45 +020016#define CONFIG_CLOCKS
17
Pavel Machek5095ee02014-09-08 14:08:45 +020018#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
19
20#define CONFIG_TIMESTAMP /* Print image info with timestamp */
21
Marek Vasutdc0a1a02016-02-11 13:59:46 +010022/* add target to build it automatically upon "make" */
23#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
24
Pavel Machek5095ee02014-09-08 14:08:45 +020025/*
26 * Memory configurations
27 */
28#define CONFIG_NR_DRAM_BANKS 1
29#define PHYS_SDRAM_1 0x0
Marek Vasut0223a952014-11-04 04:25:09 +010030#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5095ee02014-09-08 14:08:45 +020031#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
32#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan1b259402017-04-26 02:44:46 +080033#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5095ee02014-09-08 14:08:45 +020034#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasut7599b532015-07-12 15:23:28 +020035#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan1b259402017-04-26 02:44:46 +080036#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
37#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
38#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
39#endif
Marek Vasut7599b532015-07-12 15:23:28 +020040#define CONFIG_SYS_INIT_SP_OFFSET \
41 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
42#define CONFIG_SYS_INIT_SP_ADDR \
43 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5095ee02014-09-08 14:08:45 +020044
45#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
46#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
47#define CONFIG_SYS_TEXT_BASE 0x08000040
48#else
49#define CONFIG_SYS_TEXT_BASE 0x01000040
50#endif
51
52/*
53 * U-Boot general configurations
54 */
55#define CONFIG_SYS_LONGHELP
56#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020057 /* Print buffer size */
58#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
59#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
60 /* Boot argument buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020061#define CONFIG_AUTO_COMPLETE /* Command auto complete */
62#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5095ee02014-09-08 14:08:45 +020063
Marek Vasutea082342015-12-05 20:08:21 +010064#ifndef CONFIG_SYS_HOSTNAME
65#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
66#endif
67
Dalon Westergreen451e8242017-04-13 07:30:29 -070068#define CONFIG_CMD_PXE
69#define CONFIG_MENU
70
Pavel Machek5095ee02014-09-08 14:08:45 +020071/*
72 * Cache
73 */
Pavel Machek5095ee02014-09-08 14:08:45 +020074#define CONFIG_SYS_L2_PL310
75#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
76
77/*
Marek Vasut8a78ca92014-09-27 01:18:29 +020078 * EPCS/EPCQx1 Serial Flash Controller
79 */
80#ifdef CONFIG_ALTERA_SPI
Marek Vasut8a78ca92014-09-27 01:18:29 +020081#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasut8a78ca92014-09-27 01:18:29 +020082/*
83 * The base address is configurable in QSys, each board must specify the
84 * base address based on it's particular FPGA configuration. Please note
85 * that the address here is incremented by 0x400 from the Base address
86 * selected in QSys, since the SPI registers are at offset +0x400.
87 * #define CONFIG_SYS_SPI_BASE 0xff240400
88 */
89#endif
90
91/*
Pavel Machek5095ee02014-09-08 14:08:45 +020092 * Ethernet on SoC (EMAC)
93 */
94#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5095ee02014-09-08 14:08:45 +020095#define CONFIG_DW_ALTDESCRIPTOR
96#define CONFIG_MII
Pavel Machek5095ee02014-09-08 14:08:45 +020097#endif
98
99/*
100 * FPGA Driver
101 */
102#ifdef CONFIG_CMD_FPGA
Pavel Machek5095ee02014-09-08 14:08:45 +0200103#define CONFIG_FPGA_COUNT 1
104#endif
Tien Fong Chee9af91b72017-07-26 13:05:44 +0800105
Pavel Machek5095ee02014-09-08 14:08:45 +0200106/*
107 * L4 OSC1 Timer 0
108 */
109/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
110#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
111#define CONFIG_SYS_TIMER_COUNTS_DOWN
112#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
113#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
114#define CONFIG_SYS_TIMER_RATE 2400000
115#else
116#define CONFIG_SYS_TIMER_RATE 25000000
117#endif
118
119/*
120 * L4 Watchdog
121 */
122#ifdef CONFIG_HW_WATCHDOG
123#define CONFIG_DESIGNWARE_WATCHDOG
124#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
125#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenkoea926512017-07-05 20:44:08 +0300126#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5095ee02014-09-08 14:08:45 +0200127#endif
128
129/*
130 * MMC Driver
131 */
132#ifdef CONFIG_CMD_MMC
Pavel Machek5095ee02014-09-08 14:08:45 +0200133#define CONFIG_BOUNCE_BUFFER
Pavel Machek5095ee02014-09-08 14:08:45 +0200134/* FIXME */
135/* using smaller max blk cnt to avoid flooding the limited stack we have */
136#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
137#endif
138
Stefan Roese7fb0f592014-11-07 12:37:52 +0100139/*
Marek Vasutc339ea52015-12-20 04:00:46 +0100140 * NAND Support
141 */
142#ifdef CONFIG_NAND_DENALI
143#define CONFIG_SYS_MAX_NAND_DEVICE 1
Marek Vasutc339ea52015-12-20 04:00:46 +0100144#define CONFIG_SYS_NAND_ONFI_DETECTION
145#define CONFIG_NAND_DENALI_ECC_SIZE 512
146#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
147#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasutc339ea52015-12-20 04:00:46 +0100148#endif
149
150/*
Stefan Roeseebcaf962014-10-30 09:33:13 +0100151 * I2C support
152 */
153#define CONFIG_SYS_I2C
Stefan Roeseebcaf962014-10-30 09:33:13 +0100154#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
155#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
156#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
157#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
158/* Using standard mode which the speed up to 100Kb/s */
159#define CONFIG_SYS_I2C_SPEED 100000
160#define CONFIG_SYS_I2C_SPEED1 100000
161#define CONFIG_SYS_I2C_SPEED2 100000
162#define CONFIG_SYS_I2C_SPEED3 100000
163/* Address of device when used as slave */
164#define CONFIG_SYS_I2C_SLAVE 0x02
165#define CONFIG_SYS_I2C_SLAVE1 0x02
166#define CONFIG_SYS_I2C_SLAVE2 0x02
167#define CONFIG_SYS_I2C_SLAVE3 0x02
168#ifndef __ASSEMBLY__
169/* Clock supplied to I2C controller in unit of MHz */
170unsigned int cm_get_l4_sp_clk_hz(void);
171#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
172#endif
Stefan Roeseebcaf962014-10-30 09:33:13 +0100173
Pavel Machek5095ee02014-09-08 14:08:45 +0200174/*
Stefan Roese7fb0f592014-11-07 12:37:52 +0100175 * QSPI support
176 */
Stefan Roese7fb0f592014-11-07 12:37:52 +0100177/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutcbc95442015-07-21 16:17:39 +0200178#ifndef CONFIG_SPL_BUILD
Stefan Roese7fb0f592014-11-07 12:37:52 +0100179#define CONFIG_SPI_FLASH_MTD
Marek Vasut55b43122015-07-24 06:15:14 +0200180#define CONFIG_MTD_DEVICE
181#define CONFIG_MTD_PARTITIONS
Chin Liang See55702fe2015-12-21 23:01:51 +0800182#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
Marek Vasutcbc95442015-07-21 16:17:39 +0200183#endif
Stefan Roese7fb0f592014-11-07 12:37:52 +0100184/* QSPI reference clock */
185#ifndef __ASSEMBLY__
186unsigned int cm_get_qspi_controller_clk_hz(void);
187#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
188#endif
189#define CONFIG_CQSPI_DECODER 0
Vignesh R57897c12016-12-21 10:42:32 +0530190#define CONFIG_BOUNCE_BUFFER
Stefan Roese7fb0f592014-11-07 12:37:52 +0100191
Marek Vasut0c745d02015-08-19 23:23:53 +0200192/*
193 * Designware SPI support
194 */
Stefan Roesea6e73592014-11-07 13:50:34 +0100195
Stefan Roese7fb0f592014-11-07 12:37:52 +0100196/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200197 * Serial Driver
198 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200199#define CONFIG_SYS_NS16550_SERIAL
200#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5095ee02014-09-08 14:08:45 +0200201#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
202#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan1b259402017-04-26 02:44:46 +0800203#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
204#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5095ee02014-09-08 14:08:45 +0200205#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan1b259402017-04-26 02:44:46 +0800206#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
207#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
208#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5095ee02014-09-08 14:08:45 +0200209#endif
210#define CONFIG_CONS_INDEX 1
Pavel Machek5095ee02014-09-08 14:08:45 +0200211
212/*
Marek Vasut20cadbb2014-10-24 23:34:25 +0200213 * USB
214 */
Marek Vasut20cadbb2014-10-24 23:34:25 +0200215
216/*
Marek Vasut0223a952014-11-04 04:25:09 +0100217 * USB Gadget (DFU, UMS)
218 */
219#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Paul Kocialkowski01acd6a2015-06-12 19:56:58 +0200220#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut0223a952014-11-04 04:25:09 +0100221
Marek Vasut55ce55f2016-10-29 21:15:56 +0200222#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut0223a952014-11-04 04:25:09 +0100223#define DFU_DEFAULT_POLL_TIMEOUT 300
224
225/* USB IDs */
Sam Protsenkoe6c0bc02016-04-13 14:20:30 +0300226#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
227#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut0223a952014-11-04 04:25:09 +0100228#endif
229
230/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200231 * U-Boot environment
232 */
Stefan Roeseead2fb22016-03-03 16:57:38 +0100233#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700234#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roeseead2fb22016-03-03 16:57:38 +0100235#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200236
Chin Liang See79cc48e2015-12-21 21:02:45 +0800237/* Environment for SDMMC boot */
238#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreen451e8242017-04-13 07:30:29 -0700239#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
240#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang See79cc48e2015-12-21 21:02:45 +0800241#endif
242
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800243/* Environment for QSPI boot */
244#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
245#define CONFIG_ENV_OFFSET 0x00100000
246#define CONFIG_ENV_SECT_SIZE (64 * 1024)
247#endif
248
Pavel Machek5095ee02014-09-08 14:08:45 +0200249/*
Chin Liang See55702fe2015-12-21 23:01:51 +0800250 * mtd partitioning for serial NOR flash
251 *
252 * device nor0 <ff705000.spi.0>, # parts = 6
253 * #: name size offset mask_flags
254 * 0: u-boot 0x00100000 0x00000000 0
255 * 1: env1 0x00040000 0x00100000 0
256 * 2: env2 0x00040000 0x00140000 0
257 * 3: UBI 0x03e80000 0x00180000 0
258 * 4: boot 0x00e80000 0x00180000 0
259 * 5: rootfs 0x01000000 0x01000000 0
260 *
261 */
262#if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
263#define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
264 "1m(u-boot)," \
265 "256k(env1)," \
266 "256k(env2)," \
267 "14848k(boot)," \
268 "16m(rootfs)," \
269 "-@1536k(UBI)\0"
270#endif
271
272/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200273 * SPL
Marek Vasut34584d12014-10-16 12:25:40 +0200274 *
275 * SRAM Memory layout:
276 *
277 * 0xFFFF_0000 ...... Start of SRAM
278 * 0xFFFF_xxxx ...... Top of stack (grows down)
279 * 0xFFFF_yyyy ...... Malloc area
280 * 0xFFFF_zzzz ...... Global Data
281 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5095ee02014-09-08 14:08:45 +0200282 */
283#define CONFIG_SPL_FRAMEWORK
Marek Vasut34584d12014-10-16 12:25:40 +0200284#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan1b259402017-04-26 02:44:46 +0800285#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5095ee02014-09-08 14:08:45 +0200286
Marek Vasutd3f34e72015-07-10 00:04:23 +0200287/* SPL SDMMC boot support */
288#ifdef CONFIG_SPL_MMC_SUPPORT
289#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasutd3f34e72015-07-10 00:04:23 +0200290#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreen451e8242017-04-13 07:30:29 -0700291#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
292#endif
293#else
294#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
295#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasutd3f34e72015-07-10 00:04:23 +0200296#endif
297#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200298
Marek Vasut346d6f52015-07-21 07:50:03 +0200299/* SPL QSPI boot support */
300#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasut346d6f52015-07-21 07:50:03 +0200301#define CONFIG_SPL_SPI_LOAD
302#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
303#endif
304
Marek Vasutc339ea52015-12-20 04:00:46 +0100305/* SPL NAND boot support */
306#ifdef CONFIG_SPL_NAND_SUPPORT
307#define CONFIG_SYS_NAND_USE_FLASH_BBT
308#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
309#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
310#endif
311
Dinh Nguyena717b812015-03-30 17:01:12 -0500312/*
313 * Stack setup
314 */
315#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
316
Dalon Westergreen451e8242017-04-13 07:30:29 -0700317/* Extra Environment */
318#ifndef CONFIG_SPL_BUILD
319#include <config_distro_defaults.h>
320
321#ifdef CONFIG_CMD_PXE
322#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
323#else
324#define BOOT_TARGET_DEVICES_PXE(func)
325#endif
326
327#ifdef CONFIG_CMD_MMC
328#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
329#else
330#define BOOT_TARGET_DEVICES_MMC(func)
331#endif
332
333#define BOOT_TARGET_DEVICES(func) \
334 BOOT_TARGET_DEVICES_MMC(func) \
335 BOOT_TARGET_DEVICES_PXE(func) \
336 func(DHCP, dhcp, na)
337
338#include <config_distro_bootcmd.h>
339
340#ifndef CONFIG_EXTRA_ENV_SETTINGS
341#define CONFIG_EXTRA_ENV_SETTINGS \
342 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
343 "bootm_size=0xa000000\0" \
344 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
345 "fdt_addr_r=0x02000000\0" \
346 "scriptaddr=0x02100000\0" \
347 "pxefile_addr_r=0x02200000\0" \
348 "ramdisk_addr_r=0x02300000\0" \
349 BOOTENV
350
351#endif
352#endif
353
Dinh Nguyen48275c92015-12-03 16:05:59 -0600354#endif /* __CONFIG_SOCFPGA_COMMON_H__ */