Prafulla Wadaskar | 5c3d581 | 2009-06-20 11:01:52 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2009 |
| 3 | * Marvell Semiconductor <www.marvell.com> |
| 4 | * Written-by: Prafulla Wadaskar <prafulla@marvell.com> |
| 5 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
Prafulla Wadaskar | 5c3d581 | 2009-06-20 11:01:52 +0200 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef _ASM_CACHE_H |
| 10 | #define _ASM_CACHE_H |
| 11 | |
| 12 | #include <asm/system.h> |
| 13 | |
David Feng | 0ae7653 | 2013-12-14 11:47:35 +0800 | [diff] [blame] | 14 | #ifndef CONFIG_ARM64 |
| 15 | |
Prafulla Wadaskar | 5c3d581 | 2009-06-20 11:01:52 +0200 | [diff] [blame] | 16 | /* |
| 17 | * Invalidate L2 Cache using co-proc instruction |
| 18 | */ |
| 19 | static inline void invalidate_l2_cache(void) |
| 20 | { |
| 21 | unsigned int val=0; |
| 22 | |
| 23 | asm volatile("mcr p15, 1, %0, c15, c11, 0 @ invl l2 cache" |
| 24 | : : "r" (val) : "cc"); |
| 25 | isb(); |
| 26 | } |
Kim, Heung Jun | 06e758e | 2009-06-20 11:02:17 +0200 | [diff] [blame] | 27 | |
| 28 | void l2_cache_enable(void); |
| 29 | void l2_cache_disable(void); |
Vincent Stehlé | dfa4138 | 2013-03-04 20:04:43 +0000 | [diff] [blame] | 30 | void set_section_dcache(int section, enum dcache_option option); |
Kim, Heung Jun | 06e758e | 2009-06-20 11:02:17 +0200 | [diff] [blame] | 31 | |
Jeroen Hofstee | fcfddfd | 2014-06-23 22:07:04 +0200 | [diff] [blame] | 32 | void arm_init_before_mmu(void); |
| 33 | void arm_init_domains(void); |
| 34 | void cpu_cache_initialization(void); |
R Sricharan | 96fdbec | 2013-03-04 20:04:44 +0000 | [diff] [blame] | 35 | void dram_bank_mmu_setup(int bank); |
David Feng | 0ae7653 | 2013-12-14 11:47:35 +0800 | [diff] [blame] | 36 | |
| 37 | #endif |
| 38 | |
Anton Staaf | 44d6cbb | 2011-10-17 16:46:03 -0700 | [diff] [blame] | 39 | /* |
| 40 | * The current upper bound for ARM L1 data cache line sizes is 64 bytes. We |
| 41 | * use that value for aligning DMA buffers unless the board config has specified |
| 42 | * an alternate cache line size. |
| 43 | */ |
| 44 | #ifdef CONFIG_SYS_CACHELINE_SIZE |
| 45 | #define ARCH_DMA_MINALIGN CONFIG_SYS_CACHELINE_SIZE |
| 46 | #else |
| 47 | #define ARCH_DMA_MINALIGN 64 |
| 48 | #endif |
| 49 | |
Prafulla Wadaskar | 5c3d581 | 2009-06-20 11:01:52 +0200 | [diff] [blame] | 50 | #endif /* _ASM_CACHE_H */ |