blob: 23bf599ec5ac39d15a6f62fd172a988156f301ff [file] [log] [blame]
Thomas Weber8167af12012-01-28 09:25:46 +00001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * (C) Copyright 2012
8 * Corscience GmbH & Co. KG
9 * Thomas Weber <weber@corscience.de>
10 *
11 * Configuration settings for the Tricorder board.
12 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020013 * SPDX-License-Identifier: GPL-2.0+
Thomas Weber8167af12012-01-28 09:25:46 +000014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
20#define CONFIG_OMAP /* in a TI OMAP core */
Lokesh Vutla806d2792013-07-30 11:36:30 +053021#define CONFIG_OMAP_COMMON
Nishanth Menonc6f90e12015-03-09 17:12:08 -050022/* Common ARM Erratas */
23#define CONFIG_ARM_ERRATA_454179
24#define CONFIG_ARM_ERRATA_430973
25#define CONFIG_ARM_ERRATA_621766
Thomas Weber8167af12012-01-28 09:25:46 +000026
27#define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER
28/*
29 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
30 * 64 bytes before this address should be set aside for u-boot.img's
31 * header. That is 0x800FFFC0--0x80100000 should not be used for any
32 * other needs.
33 */
34#define CONFIG_SYS_TEXT_BASE 0x80100000
35
36#define CONFIG_SDRC /* The chip has SDRC controller */
37
38#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050039#include <asm/arch/omap.h>
Thomas Weber8167af12012-01-28 09:25:46 +000040
Andreas Bießmanne6f9d412014-07-09 17:10:34 +020041#define CONFIG_SYS_GENERIC_BOARD
42
Thomas Weber8167af12012-01-28 09:25:46 +000043/* Display CPU and Board information */
44#define CONFIG_DISPLAY_CPUINFO
45#define CONFIG_DISPLAY_BOARDINFO
46
Thomas Weber8ce1b822013-09-06 15:04:55 +020047#define CONFIG_SILENT_CONSOLE
48#define CONFIG_ZERO_BOOTDELAY_CHECK
49
Thomas Weber8167af12012-01-28 09:25:46 +000050/* Clock Defines */
51#define V_OSCK 26000000 /* Clock output from T2 */
52#define V_SCLK (V_OSCK >> 1)
53
Thomas Weber8167af12012-01-28 09:25:46 +000054#define CONFIG_MISC_INIT_R
55
56#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
57#define CONFIG_SETUP_MEMORY_TAGS
58#define CONFIG_INITRD_TAG
59#define CONFIG_REVISION_TAG
60
61#define CONFIG_OF_LIBFDT
62
63/* Size of malloc() pool */
Bernhard Walle36f3aab2012-04-03 00:37:03 +000064#define CONFIG_SYS_MALLOC_LEN (1024*1024)
Thomas Weber8167af12012-01-28 09:25:46 +000065
66/* Hardware drivers */
67
Andreas Bießmann89088052013-09-06 15:04:53 +020068/* GPIO support */
69#define CONFIG_OMAP_GPIO
70
Andreas Bießmann23475342014-04-10 12:52:51 +020071/* GPIO banks */
72#define CONFIG_OMAP3_GPIO_2 /* GPIO32..63 are in GPIO bank 2 */
73
Andreas Bießmannad9f0722013-09-06 15:04:54 +020074/* LED support */
75#define CONFIG_STATUS_LED
76#define CONFIG_BOARD_SPECIFIC_LED
77#define CONFIG_CMD_LED /* LED command */
78#define STATUS_LED_BIT (1 << 0)
79#define STATUS_LED_STATE STATUS_LED_ON
80#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
81#define STATUS_LED_BIT1 (1 << 1)
82#define STATUS_LED_STATE1 STATUS_LED_ON
83#define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
84#define STATUS_LED_BIT2 (1 << 2)
85#define STATUS_LED_STATE2 STATUS_LED_ON
86#define STATUS_LED_PERIOD2 (CONFIG_SYS_HZ / 2)
87
Thomas Weber8167af12012-01-28 09:25:46 +000088/* NS16550 Configuration */
89#define CONFIG_SYS_NS16550
90#define CONFIG_SYS_NS16550_SERIAL
91#define CONFIG_SYS_NS16550_REG_SIZE (-4)
92#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
93
94/* select serial console configuration */
95#define CONFIG_CONS_INDEX 3
96#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
97#define CONFIG_SERIAL3 3
98#define CONFIG_BAUDRATE 115200
99#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
100 115200}
101
102/* MMC */
103#define CONFIG_GENERIC_MMC
104#define CONFIG_MMC
105#define CONFIG_OMAP_HSMMC
106#define CONFIG_DOS_PARTITION
107
108/* I2C */
Heiko Schocher6789e842013-10-22 11:03:18 +0200109#define CONFIG_SYS_I2C
110#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
111#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
112#define CONFIG_SYS_I2C_OMAP34XX
113
Andreas Bießmann459f1da2013-09-06 15:04:52 +0200114
115/* EEPROM */
116#define CONFIG_SYS_I2C_MULTI_EEPROMS
117#define CONFIG_CMD_EEPROM
118#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
119#define CONFIG_SYS_EEPROM_BUS_NUM 1
Thomas Weber8167af12012-01-28 09:25:46 +0000120
121/* TWL4030 */
122#define CONFIG_TWL4030_POWER
123#define CONFIG_TWL4030_LED
124
125/* Board NAND Info */
126#define CONFIG_SYS_NO_FLASH /* no NOR flash */
127#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Andreas Bießmann5c68f122013-09-06 15:04:47 +0200128#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
129#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \
130 "128k(SPL)," \
131 "1m(u-boot)," \
132 "384k(u-boot-env1)," \
133 "1152k(mtdoops)," \
134 "384k(u-boot-env2)," \
135 "5m(kernel)," \
136 "2m(fdt)," \
137 "-(ubi)"
Thomas Weber8167af12012-01-28 09:25:46 +0000138
139#define CONFIG_NAND_OMAP_GPMC
140#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
141 /* to access nand */
142#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
143 /* to access nand at */
144 /* CS0 */
Thomas Weber8167af12012-01-28 09:25:46 +0000145#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
146 /* devices */
Andreas Bießmann616cf602013-04-02 06:05:58 +0000147#define CONFIG_BCH
Prabhakar Kushwaha68ec9c82013-10-04 13:47:58 +0530148#define CONFIG_SYS_NAND_MAX_OOBFREE 2
149#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Thomas Weber8167af12012-01-28 09:25:46 +0000150
151/* commands to include */
Thomas Weber8167af12012-01-28 09:25:46 +0000152#define CONFIG_CMD_EXT2 /* EXT2 Support */
153#define CONFIG_CMD_FAT /* FAT support */
154#define CONFIG_CMD_I2C /* I2C serial bus support */
155#define CONFIG_CMD_MMC /* MMC support */
156#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
157#define CONFIG_CMD_NAND /* NAND support */
158#define CONFIG_CMD_NAND_LOCK_UNLOCK /* nand (un)lock commands */
Bernhard Walle36f3aab2012-04-03 00:37:03 +0000159#define CONFIG_CMD_UBI /* UBI commands */
160#define CONFIG_CMD_UBIFS /* UBIFS commands */
161#define CONFIG_LZO /* LZO is needed for UBIFS */
Thomas Weber8167af12012-01-28 09:25:46 +0000162
Thomas Weber8167af12012-01-28 09:25:46 +0000163#undef CONFIG_CMD_JFFS2 /* JFFS2 Support */
164
165/* needed for ubi */
166#define CONFIG_RBTREE
167#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
168#define CONFIG_MTD_PARTITIONS
169
Andreas Bießmannec246452013-09-06 15:04:50 +0200170/* Environment information (this is the common part) */
Thomas Weber8167af12012-01-28 09:25:46 +0000171
Thomas Weber8ce1b822013-09-06 15:04:55 +0200172#define CONFIG_BOOTDELAY 0
Thomas Weber8167af12012-01-28 09:25:46 +0000173
Andreas Bießmann89088052013-09-06 15:04:53 +0200174/* hang() the board on panic() */
175#define CONFIG_PANIC_HANG
176
Andreas Bießmannec246452013-09-06 15:04:50 +0200177/* environment placement (for NAND), is different for FLASHCARD but does not
178 * harm there */
179#define CONFIG_ENV_OFFSET 0x120000 /* env start */
180#define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */
181#define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */
182#define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */
183
Andreas Bießmann0dff13a2013-09-06 15:04:48 +0200184/* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
185 * value can not be used here! */
186#define CONFIG_LOADADDR 0x82000000
187
Andreas Bießmannec246452013-09-06 15:04:50 +0200188#define CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber8167af12012-01-28 09:25:46 +0000189 "console=ttyO2,115200n8\0" \
Thomas Weber56059792012-02-13 03:16:53 +0000190 "mmcdev=0\0" \
Thomas Weber83976f12013-09-06 15:04:46 +0200191 "vram=3M\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000192 "defaultdisplay=lcd\0" \
Andreas Bießmannec246452013-09-06 15:04:50 +0200193 "kernelopts=mtdoops.mtddev=3\0" \
Andreas Bießmanndeac6d62013-09-06 15:04:51 +0200194 "mtdparts=" MTDPARTS_DEFAULT "\0" \
195 "mtdids=" MTDIDS_DEFAULT "\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000196 "commonargs=" \
197 "setenv bootargs console=${console} " \
Andreas Bießmann5c68f122013-09-06 15:04:47 +0200198 "${mtdparts} " \
Andreas Bießmannec246452013-09-06 15:04:50 +0200199 "${kernelopts} " \
200 "vt.global_cursor_default=0 " \
Thomas Weber8167af12012-01-28 09:25:46 +0000201 "vram=${vram} " \
Andreas Bießmannec246452013-09-06 15:04:50 +0200202 "omapdss.def_disp=${defaultdisplay}\0"
203
204#define CONFIG_BOOTCOMMAND "run autoboot"
205
206/* specific environment settings for different use cases
207 * FLASHCARD: used to run a rdimage from sdcard to program the device
208 * 'NORMAL': used to boot kernel from sdcard, nand, ...
209 *
210 * The main aim for the FLASHCARD skin is to have an embedded environment
211 * which will not be influenced by any data already on the device.
212 */
213#ifdef CONFIG_FLASHCARD
214
215#define CONFIG_ENV_IS_NOWHERE
216
217/* the rdaddr is 16 MiB before the loadaddr */
218#define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0"
219
220#define CONFIG_EXTRA_ENV_SETTINGS \
221 CONFIG_COMMON_ENV_SETTINGS \
222 CONFIG_ENV_RDADDR \
223 "autoboot=" \
Andreas Bießmannec246452013-09-06 15:04:50 +0200224 "run commonargs; " \
225 "setenv bootargs ${bootargs} " \
226 "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
227 "rdinit=/sbin/init; " \
228 "mmc dev ${mmcdev}; mmc rescan; " \
229 "fatload mmc ${mmcdev} ${loadaddr} uImage; " \
230 "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
231 "bootm ${loadaddr} ${rdaddr}\0"
232
233#else /* CONFIG_FLASHCARD */
234
235#define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
236
237#define CONFIG_ENV_IS_IN_NAND
238
239#define CONFIG_EXTRA_ENV_SETTINGS \
240 CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber8167af12012-01-28 09:25:46 +0000241 "mmcargs=" \
242 "run commonargs; " \
243 "setenv bootargs ${bootargs} " \
244 "root=/dev/mmcblk0p2 " \
Andreas Bießmannec246452013-09-06 15:04:50 +0200245 "rootwait " \
246 "rw\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000247 "nandargs=" \
248 "run commonargs; " \
249 "setenv bootargs ${bootargs} " \
Bernhard Walle008ec952012-04-03 00:37:04 +0000250 "root=ubi0:root " \
Andreas Bießmann5c68f122013-09-06 15:04:47 +0200251 "ubi.mtd=7 " \
Thomas Weber8167af12012-01-28 09:25:46 +0000252 "rootfstype=ubifs " \
Andreas Bießmannec246452013-09-06 15:04:50 +0200253 "ro\0" \
Thomas Weber56059792012-02-13 03:16:53 +0000254 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000255 "bootscript=echo Running bootscript from mmc ...; " \
256 "source ${loadaddr}\0" \
Thomas Weber56059792012-02-13 03:16:53 +0000257 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000258 "mmcboot=echo Booting from mmc ...; " \
259 "run mmcargs; " \
260 "bootm ${loadaddr}\0" \
Andreas Bießmanndeac6d62013-09-06 15:04:51 +0200261 "loaduimage_ubi=ubi part ubi; " \
Joe Hershberger949a7712012-11-01 16:54:18 +0000262 "ubifsmount ubi:root; " \
Bernhard Walle008ec952012-04-03 00:37:04 +0000263 "ubifsload ${loadaddr} /boot/uImage\0" \
Andreas Bießmanneadbdf92013-09-06 15:04:57 +0200264 "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
Thomas Weber8167af12012-01-28 09:25:46 +0000265 "nandboot=echo Booting from nand ...; " \
266 "run nandargs; " \
Andreas Bießmanneadbdf92013-09-06 15:04:57 +0200267 "run loaduimage_nand; " \
Thomas Weber8167af12012-01-28 09:25:46 +0000268 "bootm ${loadaddr}\0" \
Andrew Bradford66968112012-10-01 05:06:52 +0000269 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
Thomas Weber8167af12012-01-28 09:25:46 +0000270 "if run loadbootscript; then " \
271 "run bootscript; " \
272 "else " \
273 "if run loaduimage; then " \
274 "run mmcboot; " \
275 "else run nandboot; " \
276 "fi; " \
277 "fi; " \
278 "else run nandboot; fi\0"
279
Andreas Bießmannec246452013-09-06 15:04:50 +0200280#endif /* CONFIG_FLASHCARD */
Thomas Weber8167af12012-01-28 09:25:46 +0000281
282/* Miscellaneous configurable options */
283#define CONFIG_SYS_LONGHELP /* undef to save memory */
284#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Andreas Bießmannec246452013-09-06 15:04:50 +0200285#define CONFIG_CMDLINE_EDITING /* enable cmdline history */
Thomas Weber8167af12012-01-28 09:25:46 +0000286#define CONFIG_AUTO_COMPLETE
Thomas Weber8167af12012-01-28 09:25:46 +0000287#define CONFIG_SYS_PROMPT "OMAP3 Tricorder # "
288#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
289/* Print Buffer Size */
290#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
291 sizeof(CONFIG_SYS_PROMPT) + 16)
292#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
293
294/* Boot Argument Buffer Size */
295#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
296
Thomas Weber69df69d2013-09-06 15:04:56 +0200297#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000)
Thomas Weber8167af12012-01-28 09:25:46 +0000298#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Thomas Weber69df69d2013-09-06 15:04:56 +0200299 0x07000000) /* 112 MB */
Thomas Weber8167af12012-01-28 09:25:46 +0000300
301#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000)
302
303/*
304 * OMAP3 has 12 GP timers, they can be driven by the system clock
305 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
306 * This rate is divided by a local divisor.
307 */
308#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
309#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Thomas Weber8167af12012-01-28 09:25:46 +0000310
Thomas Weber8167af12012-01-28 09:25:46 +0000311/* Physical Memory Map */
312#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
313#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Thomas Weber8167af12012-01-28 09:25:46 +0000314#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
315
316/* NAND and environment organization */
Thomas Weber8167af12012-01-28 09:25:46 +0000317#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
318
Thomas Weber8167af12012-01-28 09:25:46 +0000319#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
320#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
321#define CONFIG_SYS_INIT_RAM_SIZE 0x800
322#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
323 CONFIG_SYS_INIT_RAM_SIZE - \
324 GENERATED_GBL_DATA_SIZE)
325
326/* SRAM config */
327#define CONFIG_SYS_SRAM_START 0x40200000
328#define CONFIG_SYS_SRAM_SIZE 0x10000
329
330/* Defines for SPL */
Tom Rini47f7bca2012-08-13 12:03:19 -0700331#define CONFIG_SPL_FRAMEWORK
Thomas Weber8167af12012-01-28 09:25:46 +0000332#define CONFIG_SPL_NAND_SIMPLE
333
Tom Rini49175c42012-05-08 07:29:32 +0000334#define CONFIG_SPL_BOARD_INIT
Andreas Bießmann89088052013-09-06 15:04:53 +0200335#define CONFIG_SPL_GPIO_SUPPORT
Thomas Weber8167af12012-01-28 09:25:46 +0000336#define CONFIG_SPL_LIBCOMMON_SUPPORT
337#define CONFIG_SPL_LIBDISK_SUPPORT
338#define CONFIG_SPL_I2C_SUPPORT
339#define CONFIG_SPL_LIBGENERIC_SUPPORT
340#define CONFIG_SPL_SERIAL_SUPPORT
341#define CONFIG_SPL_POWER_SUPPORT
342#define CONFIG_SPL_NAND_SUPPORT
Scott Wood6f2f01b2012-09-20 19:09:07 -0500343#define CONFIG_SPL_NAND_BASE
344#define CONFIG_SPL_NAND_DRIVERS
345#define CONFIG_SPL_NAND_ECC
Thomas Weber8167af12012-01-28 09:25:46 +0000346#define CONFIG_SPL_MMC_SUPPORT
347#define CONFIG_SPL_FAT_SUPPORT
348#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
Guillaume GARDET205b4f32014-10-15 17:53:11 +0200349#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Paul Kocialkowskie2ccdf82014-11-08 23:14:55 +0100350#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Thomas Weber8167af12012-01-28 09:25:46 +0000351#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
352
353#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Andreas Bießmann01782962013-09-06 15:04:58 +0200354#define CONFIG_SPL_MAX_SIZE (57 * 1024) /* 7 KB for stack */
Thomas Weber8167af12012-01-28 09:25:46 +0000355
356#define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
357#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
358
359/* NAND boot config */
360#define CONFIG_SYS_NAND_5_ADDR_CYCLE
361#define CONFIG_SYS_NAND_PAGE_COUNT 64
362#define CONFIG_SYS_NAND_PAGE_SIZE 2048
363#define CONFIG_SYS_NAND_OOBSIZE 64
364#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
365#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
Andreas Bießmann1b824912014-04-10 12:52:52 +0200366#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
367 13, 14, 16, 17, 18, 19, 20, 21, 22, \
368 23, 24, 25, 26, 27, 28, 30, 31, 32, \
369 33, 34, 35, 36, 37, 38, 39, 40, 41, \
370 42, 44, 45, 46, 47, 48, 49, 50, 51, \
371 52, 53, 54, 55, 56}
Thomas Weber8167af12012-01-28 09:25:46 +0000372
373#define CONFIG_SYS_NAND_ECCSIZE 512
Andreas Bießmann616cf602013-04-02 06:05:58 +0000374#define CONFIG_SYS_NAND_ECCBYTES 13
pekon gupta3f719062013-11-18 19:03:01 +0530375#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
Thomas Weber8167af12012-01-28 09:25:46 +0000376
Thomas Weber8167af12012-01-28 09:25:46 +0000377#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
378
Andreas Bießmann5c68f122013-09-06 15:04:47 +0200379#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
380#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000
Thomas Weber8167af12012-01-28 09:25:46 +0000381
382#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
383#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
384
Thomas Weber69df69d2013-09-06 15:04:56 +0200385#define CONFIG_SYS_ALT_MEMTEST
386#define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000
Thomas Weber8167af12012-01-28 09:25:46 +0000387#endif /* __CONFIG_H */