blob: 87adbf80498a431990d7f31927bd2409f1284fe1 [file] [log] [blame]
Feng Kan96e5fc02008-07-08 22:48:07 -07001/*
2 * Configuration for AMCC 460SX Ref (redwood)
3 *
4 * (C) Copyright 2008
5 * Feng Kan, Applied Micro Circuits Corp., fkan@amcc.com
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/*-----------------------------------------------------------------------
29 * High Level Configuration Options
30 *----------------------------------------------------------------------*/
31#define CONFIG_4xx 1 /* ... PPC4xx family */
32#define CONFIG_440 1 /* ... PPC460 family */
33#define CONFIG_460SX 1 /* ... PPC460 family */
34#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
35
36/*-----------------------------------------------------------------------
37 * Include common defines/options for all AMCC boards
38 *----------------------------------------------------------------------*/
39#define CONFIG_HOSTNAME redwood
40
41#include "amcc-common.h"
42
43#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
44
45/*-----------------------------------------------------------------------
46 * Base addresses -- Note these are effective addresses where the
47 * actual resources get mapped (not physical addresses)
48 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
50#define CONFIG_SYS_PERIPHERAL_BASE 0xa0000000 /* internal peripherals */
51#define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
Feng Kan96e5fc02008-07-08 22:48:07 -070052
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
Feng Kan96e5fc02008-07-08 22:48:07 -070054
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
56#define CONFIG_SYS_PCIE0_MEMBASE 0x90000000 /* mapped PCIe memory */
57#define CONFIG_SYS_PCIE1_MEMBASE 0xa0000000 /* mapped PCIe memory */
58#define CONFIG_SYS_PCIE_MEMSIZE 0x01000000
Feng Kan96e5fc02008-07-08 22:48:07 -070059
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000
61#define CONFIG_SYS_PCIE1_XCFGBASE 0xb2000000
62#define CONFIG_SYS_PCIE2_XCFGBASE 0xb4000000
63#define CONFIG_SYS_PCIE0_CFGBASE 0xb6000000
64#define CONFIG_SYS_PCIE1_CFGBASE 0xb8000000
65#define CONFIG_SYS_PCIE2_CFGBASE 0xba000000
Feng Kan96e5fc02008-07-08 22:48:07 -070066
67/* PCIe mapped UTL registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#define CONFIG_SYS_PCIE0_REGBASE 0xd0000000
69#define CONFIG_SYS_PCIE1_REGBASE 0xd0010000
70#define CONFIG_SYS_PCIE2_REGBASE 0xd0020000
Feng Kan96e5fc02008-07-08 22:48:07 -070071
72/* System RAM mapped to PCI space */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
74#define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
Feng Kan96e5fc02008-07-08 22:48:07 -070075#define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
76
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_FPGA_BASE 0xe2000000 /* epld */
78#define CONFIG_SYS_OPER_FLASH 0xe7000000 /* SRAM - OPER Flash */
Feng Kan96e5fc02008-07-08 22:48:07 -070079
80/*-----------------------------------------------------------------------
81 * Initial RAM & stack pointer (placed in internal SRAM)
82 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_TEMP_STACK_OCM 1
84#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
85#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
86#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
87#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
Feng Kan96e5fc02008-07-08 22:48:07 -070088
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Michael Zaidman800eb092010-09-20 08:51:53 +020090#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Feng Kan96e5fc02008-07-08 22:48:07 -070091
92/*-----------------------------------------------------------------------
93 * DDR SDRAM
94 *----------------------------------------------------------------------*/
95#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
96#define CONFIG_DDR_ECC 1 /* with ECC support */
97
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_SPD_MAX_DIMMS 2
Feng Kan96e5fc02008-07-08 22:48:07 -070099
100/* SPD i2c spd addresses */
101#define SPD_EEPROM_ADDRESS {IIC0_DIMM0_ADDR, IIC0_DIMM1_ADDR}
Heiko Schocher8f2b4572008-08-19 09:57:41 +0200102#define IIC0_DIMM0_ADDR 0x53
103#define IIC0_DIMM1_ADDR 0x52
Feng Kan96e5fc02008-07-08 22:48:07 -0700104
105/*-----------------------------------------------------------------------
106 * I2C
107 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed */
Feng Kan96e5fc02008-07-08 22:48:07 -0700109
110#define IIC0_BOOTPROM_ADDR 0x50
111#define IIC0_ALT_BOOTPROM_ADDR 0x54
112
113/* Don't probe these addrs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_I2C_NOPROBES {0x50, 0x52, 0x53, 0x54}
Feng Kan96e5fc02008-07-08 22:48:07 -0700115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
Feng Kan96e5fc02008-07-08 22:48:07 -0700117
118/*-----------------------------------------------------------------------
119 * Environment
120 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200121#undef CONFIG_ENV_IS_IN_NVRAM /* ... not in NVRAM */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200122#define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200123#undef CONFIG_ENV_IS_IN_EEPROM /* ... not in EEPROM */
Feng Kan96e5fc02008-07-08 22:48:07 -0700124
125#define CONFIG_PREBOOT "echo;" \
126 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
127 "echo"
128
129#undef CONFIG_BOOTARGS
130
131#define CONFIG_EXTRA_ENV_SETTINGS \
Heiko Schocher8f2b4572008-08-19 09:57:41 +0200132 CONFIG_AMCC_DEF_ENV \
133 CONFIG_AMCC_DEF_ENV_POWERPC \
134 CONFIG_AMCC_DEF_ENV_NOR_UPD \
135 CONFIG_AMCC_DEF_ENV_NAND_UPD \
136 "kernel_addr=fc000000\0" \
137 "fdt_addr=fc1e0000\0" \
138 "ramdisk_addr=fc200000\0" \
Feng Kan96e5fc02008-07-08 22:48:07 -0700139 ""
140
141/*----------------------------------------------------------------------------+
142| Commands in addition to amcc-common.h
143+----------------------------------------------------------------------------*/
144#define CONFIG_CMD_SDRAM
145
146#define CONFIG_BOOTCOMMAND "run flash_self"
147
148#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
149
150#define CONFIG_IBM_EMAC4_V4 1
Heiko Schocher8f2b4572008-08-19 09:57:41 +0200151#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
Feng Kan96e5fc02008-07-08 22:48:07 -0700152#define CONFIG_PHY_RESET_DELAY 1000
153#define CONFIG_M88E1141_PHY 1 /* Enable phy */
154#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
155
156#define CONFIG_HAS_ETH0
157#define CONFIG_HAS_ETH1
158#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
159#define CONFIG_PHY1_ADDR 1 /* PHY address, See schematics */
160
161#undef CONFIG_WATCHDOG /* watchdog disabled */
162
163/*-----------------------------------------------------------------------
164 * FLASH related
165 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Heiko Schocher8f2b4572008-08-19 09:57:41 +0200167#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD (Spansion) reset cmd */
Feng Kan96e5fc02008-07-08 22:48:07 -0700169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
171#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Feng Kan96e5fc02008-07-08 22:48:07 -0700172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#undef CONFIG_SYS_FLASH_CHECKSUM
174#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
175#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Feng Kan96e5fc02008-07-08 22:48:07 -0700176
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200177#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200178#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
179#define CONFIG_ENV_ADDR 0xfffa0000
180#define CONFIG_ENV_SIZE 0x10000 /* Size of Environment vars */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200181#endif /* CONFIG_ENV_IS_IN_FLASH */
Feng Kan96e5fc02008-07-08 22:48:07 -0700182
183/*---------------------------------------------------------------------------*/
184
185#endif /* __CONFIG_H */