blob: 6881e46ada8640636f2872d76eaa81d452729167 [file] [log] [blame]
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02001/*
2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
26#include <asm/arch/at91_common.h>
27#include <asm/arch/at91_pmc.h>
28#include <asm/arch/gpio.h>
29#include <asm/arch/io.h>
30
31void at91_serial0_hw_init(void)
32{
Jens Scharsig7f9e8632010-02-03 22:46:46 +010033 at91_set_a_periph(AT91_PIO_PORTB, 19, 1); /* TXD0 */
34 at91_set_a_periph(AT91_PIO_PORTB, 18, 0); /* RXD0 */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020035 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_US0);
36}
37
38void at91_serial1_hw_init(void)
39{
Jens Scharsig7f9e8632010-02-03 22:46:46 +010040 at91_set_a_periph(AT91_PIO_PORTB, 4, 1); /* TXD1 */
41 at91_set_a_periph(AT91_PIO_PORTB, 5, 0); /* RXD1 */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020042 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_US1);
43}
44
45void at91_serial2_hw_init(void)
46{
Jens Scharsig7f9e8632010-02-03 22:46:46 +010047 at91_set_a_periph(AT91_PIO_PORTD, 6, 1); /* TXD2 */
48 at91_set_a_periph(AT91_PIO_PORTD, 7, 0); /* RXD2 */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020049 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_US2);
50}
51
52void at91_serial3_hw_init(void)
53{
Jens Scharsig7f9e8632010-02-03 22:46:46 +010054 at91_set_a_periph(AT91_PIO_PORTB, 12, 0); /* DRXD */
55 at91_set_a_periph(AT91_PIO_PORTB, 13, 1); /* DTXD */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020056 at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_SYS);;
57}
58
59void at91_serial_hw_init(void)
60{
61#ifdef CONFIG_USART0
62 at91_serial0_hw_init();
63#endif
64
65#ifdef CONFIG_USART1
66 at91_serial1_hw_init();
67#endif
68
69#ifdef CONFIG_USART2
70 at91_serial2_hw_init();
71#endif
72
73#ifdef CONFIG_USART3 /* DBGU */
74 at91_serial3_hw_init();
75#endif
76}
77
78#ifdef CONFIG_ATMEL_SPI
79void at91_spi0_hw_init(unsigned long cs_mask)
80{
Jens Scharsig7f9e8632010-02-03 22:46:46 +010081 at91_set_a_periph(AT91_PIO_PORTB, 0, 0); /* SPI0_MISO */
82 at91_set_a_periph(AT91_PIO_PORTB, 1, 0); /* SPI0_MOSI */
83 at91_set_a_periph(AT91_PIO_PORTB, 2, 0); /* SPI0_SPCK */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020084
85 /* Enable clock */
86 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_SPI0);
87
88 if (cs_mask & (1 << 0)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +010089 at91_set_a_periph(AT91_PIO_PORTB, 3, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020090 }
91 if (cs_mask & (1 << 1)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +010092 at91_set_b_periph(AT91_PIO_PORTB, 18, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020093 }
94 if (cs_mask & (1 << 2)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +010095 at91_set_b_periph(AT91_PIO_PORTB, 19, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020096 }
97 if (cs_mask & (1 << 3)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +010098 at91_set_b_periph(AT91_PIO_PORTD, 27, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020099 }
100 if (cs_mask & (1 << 4)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100101 at91_set_pio_output(AT91_PIO_PORTB, 3, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200102 }
103 if (cs_mask & (1 << 5)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100104 at91_set_pio_output(AT91_PIO_PORTB, 18, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200105 }
106 if (cs_mask & (1 << 6)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100107 at91_set_pio_output(AT91_PIO_PORTB, 19, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200108 }
109 if (cs_mask & (1 << 7)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100110 at91_set_pio_output(AT91_PIO_PORTD, 27, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200111 }
112}
113
114void at91_spi1_hw_init(unsigned long cs_mask)
115{
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100116 at91_set_a_periph(AT91_PIO_PORTB, 14, 0); /* SPI1_MISO */
117 at91_set_a_periph(AT91_PIO_PORTB, 15, 0); /* SPI1_MOSI */
118 at91_set_a_periph(AT91_PIO_PORTB, 16, 0); /* SPI1_SPCK */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200119
120 /* Enable clock */
121 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9G45_ID_SPI1);
122
123 if (cs_mask & (1 << 0)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100124 at91_set_a_periph(AT91_PIO_PORTB, 17, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200125 }
126 if (cs_mask & (1 << 1)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100127 at91_set_b_periph(AT91_PIO_PORTD, 28, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200128 }
129 if (cs_mask & (1 << 2)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100130 at91_set_a_periph(AT91_PIO_PORTD, 18, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200131 }
132 if (cs_mask & (1 << 3)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100133 at91_set_a_periph(AT91_PIO_PORTD, 19, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200134 }
135 if (cs_mask & (1 << 4)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100136 at91_set_pio_output(AT91_PIO_PORTB, 17, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200137 }
138 if (cs_mask & (1 << 5)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100139 at91_set_pio_output(AT91_PIO_PORTD, 28, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200140 }
141 if (cs_mask & (1 << 6)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100142 at91_set_pio_output(AT91_PIO_PORTD, 18, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200143 }
144 if (cs_mask & (1 << 7)) {
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100145 at91_set_pio_output(AT91_PIO_PORTD, 19, 0);
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200146 }
147
148}
149#endif
150
151#ifdef CONFIG_MACB
152void at91_macb_hw_init(void)
153{
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100154 at91_set_a_periph(AT91_PIO_PORTA, 17, 0); /* ETXCK_EREFCK */
155 at91_set_a_periph(AT91_PIO_PORTA, 15, 0); /* ERXDV */
156 at91_set_a_periph(AT91_PIO_PORTA, 12, 0); /* ERX0 */
157 at91_set_a_periph(AT91_PIO_PORTA, 13, 0); /* ERX1 */
158 at91_set_a_periph(AT91_PIO_PORTA, 16, 0); /* ERXER */
159 at91_set_a_periph(AT91_PIO_PORTA, 14, 0); /* ETXEN */
160 at91_set_a_periph(AT91_PIO_PORTA, 10, 0); /* ETX0 */
161 at91_set_a_periph(AT91_PIO_PORTA, 11, 0); /* ETX1 */
162 at91_set_a_periph(AT91_PIO_PORTA, 19, 0); /* EMDIO */
163 at91_set_a_periph(AT91_PIO_PORTA, 18, 0); /* EMDC */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200164#ifndef CONFIG_RMII
Jens Scharsig7f9e8632010-02-03 22:46:46 +0100165 at91_set_b_periph(AT91_PIO_PORTA, 29, 0); /* ECRS */
166 at91_set_b_periph(AT91_PIO_PORTA, 30, 0); /* ECOL */
167 at91_set_b_periph(AT91_PIO_PORTA, 8, 0); /* ERX2 */
168 at91_set_b_periph(AT91_PIO_PORTA, 9, 0); /* ERX3 */
169 at91_set_b_periph(AT91_PIO_PORTA, 28, 0); /* ERXCK */
170 at91_set_b_periph(AT91_PIO_PORTA, 6, 0); /* ETX2 */
171 at91_set_b_periph(AT91_PIO_PORTA, 7, 0); /* ETX3 */
172 at91_set_b_periph(AT91_PIO_PORTA, 27, 0); /* ETXER */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200173#endif
174}
175#endif