wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001-2002 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * (C) Copyright 2002 |
| 6 | * David Mueller, ELSOFT AG, d.mueller@elsoft.ch |
| 7 | * |
| 8 | * See file CREDITS for list of people who contributed to this |
| 9 | * project. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or |
| 12 | * modify it under the terms of the GNU General Public License as |
| 13 | * published by the Free Software Foundation; either version 2 of |
| 14 | * the License, or (at your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; if not, write to the Free Software |
| 23 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 24 | * MA 02111-1307 USA |
| 25 | */ |
| 26 | |
| 27 | /* This code should work for both the S3C2400 and the S3C2410 |
| 28 | * as they seem to have the same PLL and clock machinery inside. |
| 29 | * The different address mapping is handled by the s3c24xx.h files below. |
| 30 | */ |
| 31 | |
| 32 | #include <common.h> |
| 33 | #if defined(CONFIG_S3C2400) |
| 34 | #include <s3c2400.h> |
| 35 | #elif defined(CONFIG_S3C2410) |
| 36 | #include <s3c2410.h> |
| 37 | #endif |
| 38 | |
| 39 | #define MPLL 0 |
| 40 | #define UPLL 1 |
| 41 | |
| 42 | /* ------------------------------------------------------------------------- */ |
| 43 | /* NOTE: This describes the proper use of this file. |
| 44 | * |
wdenk | 7f6c2cb | 2002-11-10 22:06:23 +0000 | [diff] [blame^] | 45 | * CONFIG_SYS_CLK_FREQ should be defined as the input frequency of the PLL. |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 46 | * |
| 47 | * get_FCLK(), get_HCLK(), get_PCLK() and get_UCLK() return the clock of |
| 48 | * the specified bus in HZ. |
| 49 | */ |
| 50 | /* ------------------------------------------------------------------------- */ |
| 51 | |
| 52 | static ulong get_PLLCLK(int pllreg) |
| 53 | { |
| 54 | ulong r, m, p, s; |
| 55 | |
| 56 | if (pllreg == MPLL) |
| 57 | r = rMPLLCON; |
| 58 | else if (pllreg == UPLL) |
| 59 | r = rUPLLCON; |
| 60 | else |
| 61 | hang(); |
| 62 | |
| 63 | m = ((r & 0xFF000) >> 12) + 8; |
| 64 | p = ((r & 0x003F0) >> 4) + 2; |
| 65 | s = r & 0x3; |
| 66 | |
wdenk | 7f6c2cb | 2002-11-10 22:06:23 +0000 | [diff] [blame^] | 67 | return((CONFIG_SYS_CLK_FREQ * m) / (p << s)); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 68 | } |
| 69 | |
| 70 | /* return FCLK frequency */ |
| 71 | ulong get_FCLK(void) |
| 72 | { |
| 73 | return(get_PLLCLK(MPLL)); |
| 74 | } |
| 75 | |
| 76 | /* return HCLK frequency */ |
| 77 | ulong get_HCLK(void) |
| 78 | { |
| 79 | ulong clkdiv = rCLKDIVN; |
| 80 | |
| 81 | return((clkdiv & 0x2) ? get_FCLK()/2 : get_FCLK()); |
| 82 | } |
| 83 | |
| 84 | /* return PCLK frequency */ |
| 85 | ulong get_PCLK(void) |
| 86 | { |
| 87 | ulong clkdiv = rCLKDIVN; |
| 88 | |
| 89 | return((clkdiv & 0x1) ? get_HCLK()/2 : get_HCLK()); |
| 90 | } |
| 91 | |
| 92 | /* return UCLK frequency */ |
| 93 | ulong get_UCLK(void) |
| 94 | { |
| 95 | return(get_PLLCLK(UPLL)); |
| 96 | } |