blob: 7de6f6654b30d4a63ad4914e7202b12a917c59ac [file] [log] [blame]
stroese809ac5e2004-12-16 18:24:54 +00001/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
stroese809ac5e2004-12-16 18:24:54 +00006 */
7
8#include <common.h>
9#include <asm/processor.h>
Matthias Fuchs049216f2009-02-20 10:19:18 +010010#include <asm/io.h>
stroese809ac5e2004-12-16 18:24:54 +000011#include <command.h>
12#include <malloc.h>
Matthias Fuchs3ffc0d62009-10-27 19:58:09 +010013#include <sja1000.h>
stroese809ac5e2004-12-16 18:24:54 +000014
Wolfgang Denkd87080b2006-03-31 18:32:53 +020015DECLARE_GLOBAL_DATA_PTR;
stroese809ac5e2004-12-16 18:24:54 +000016
17extern void lxt971_no_sleep(void);
18
Matthias Fuchs3ffc0d62009-10-27 19:58:09 +010019/*
20 * generate a short spike on the CAN tx line
21 * to bring the couplers in sync
22 */
23void init_coupler(u32 addr)
24{
25 struct sja1000_basic_s *ctrl = (struct sja1000_basic_s *)addr;
26
27 /* reset */
28 out_8(&ctrl->cr, CR_RR);
29
30 /* dominant */
31 out_8(&ctrl->btr0, 0x00); /* btr setup is required */
32 out_8(&ctrl->btr1, 0x14); /* we use 1Mbit/s */
33 out_8(&ctrl->oc, OC_TP1 | OC_TN1 | OC_POL1 |
34 OC_TP0 | OC_TN0 | OC_POL0 | OC_MODE1);
35 out_8(&ctrl->cr, 0x00);
36
37 /* delay */
38 in_8(&ctrl->cr);
39 in_8(&ctrl->cr);
40 in_8(&ctrl->cr);
41 in_8(&ctrl->cr);
42
43 /* reset */
44 out_8(&ctrl->cr, CR_RR);
45}
46
stroese809ac5e2004-12-16 18:24:54 +000047int board_early_init_f (void)
48{
49 /*
50 * IRQ 0-15 405GP internally generated; active high; level sensitive
51 * IRQ 16 405GP internally generated; active low; level sensitive
52 * IRQ 17-24 RESERVED
53 * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
54 * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
55 * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
56 * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
57 * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
58 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
59 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
60 */
Stefan Roese952e7762009-09-24 09:55:50 +020061 mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
62 mtdcr(UIC0ER, 0x00000000); /* disable all ints */
63 mtdcr(UIC0CR, 0x00000000); /* set all to be non-critical*/
64 mtdcr(UIC0PR, 0xFFFFFF80); /* set int polarities */
65 mtdcr(UIC0TR, 0x10000000); /* set int trigger levels */
66 mtdcr(UIC0VCR, 0x00000001); /* set vect base=0,INT0 highest priority*/
67 mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
stroese809ac5e2004-12-16 18:24:54 +000068
69 /*
70 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
71 */
Stefan Roesed1c3b272009-09-09 16:25:29 +020072 mtebc (EBC0_CFG, 0xa8400000); /* ebc always driven */
stroese809ac5e2004-12-16 18:24:54 +000073
74 /*
75 * Reset CPLD via GPIO12 (CS3) pin
76 */
Matthias Fuchs049216f2009-02-20 10:19:18 +010077 out_be32((void *)GPIO0_OR,
78 in_be32((void *)GPIO0_OR) & ~(0x80000000 >> 12));
stroese809ac5e2004-12-16 18:24:54 +000079 udelay(1000); /* wait 1ms */
Matthias Fuchs049216f2009-02-20 10:19:18 +010080 out_be32((void *)GPIO0_OR,
81 in_be32((void *)GPIO0_OR) | (0x80000000 >> 12));
stroese809ac5e2004-12-16 18:24:54 +000082 udelay(1000); /* wait 1ms */
83
84 return 0;
85}
86
stroese809ac5e2004-12-16 18:24:54 +000087int misc_init_r (void)
88{
stroese809ac5e2004-12-16 18:24:54 +000089 /* adjust flash start and offset */
90 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
91 gd->bd->bi_flashoffset = 0;
92
Matthias Fuchs3ffc0d62009-10-27 19:58:09 +010093 /*
94 * Init magnetic coupler
95 */
96 if (!getenv("noinitcoupler"))
97 init_coupler(CAN_BA);
98
stroese809ac5e2004-12-16 18:24:54 +000099 return (0);
100}
101
stroese809ac5e2004-12-16 18:24:54 +0000102/*
103 * Check Board Identity:
104 */
stroese809ac5e2004-12-16 18:24:54 +0000105int checkboard (void)
106{
Stefan Roese18c5e642006-01-18 20:06:44 +0100107 char str[64];
Wolfgang Denkcdb74972010-07-24 21:55:43 +0200108 int i = getenv_f("serial#", str, sizeof(str));
stroese809ac5e2004-12-16 18:24:54 +0000109 int flashcnt;
110 int delay;
Matthias Fuchs049216f2009-02-20 10:19:18 +0100111 u8 *led_reg = (u8 *)(CAN_BA + 0x1000);
stroese809ac5e2004-12-16 18:24:54 +0000112
113 puts ("Board: ");
114
115 if (i == -1) {
116 puts ("### No HW ID - assuming VOM405");
117 } else {
118 puts(str);
119 }
120
Matthias Fuchs049216f2009-02-20 10:19:18 +0100121 printf(" (PLD-Version=%02d)\n", in_8(led_reg));
stroese809ac5e2004-12-16 18:24:54 +0000122
123 /*
124 * Flash LEDs
125 */
126 for (flashcnt = 0; flashcnt < 3; flashcnt++) {
Matthias Fuchs049216f2009-02-20 10:19:18 +0100127 out_8(led_reg, 0x40); /* LED_B..D off */
stroese809ac5e2004-12-16 18:24:54 +0000128 for (delay = 0; delay < 100; delay++)
129 udelay(1000);
Matthias Fuchs049216f2009-02-20 10:19:18 +0100130 out_8(led_reg, 0x47); /* LED_B..D on */
stroese809ac5e2004-12-16 18:24:54 +0000131 for (delay = 0; delay < 50; delay++)
132 udelay(1000);
133 }
Matthias Fuchs049216f2009-02-20 10:19:18 +0100134 out_8(led_reg, 0x40);
stroese809ac5e2004-12-16 18:24:54 +0000135
stroese809ac5e2004-12-16 18:24:54 +0000136 return 0;
137}
138
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100139void reset_phy(void)
stroese809ac5e2004-12-16 18:24:54 +0000140{
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100141#ifdef CONFIG_LXT971_NO_SLEEP
stroese809ac5e2004-12-16 18:24:54 +0000142
Stefan Roesefeaedfc2005-11-15 10:35:59 +0100143 /*
144 * Disable sleep mode in LXT971
145 */
146 lxt971_no_sleep();
147#endif
stroese809ac5e2004-12-16 18:24:54 +0000148}