blob: 67fac7029418ca2c27d4cf19086a016be2135699 [file] [log] [blame]
Jon Loeliger0cde4b02007-04-11 16:50:57 -05001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc.
Jon Loeliger0cde4b02007-04-11 16:50:57 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger0cde4b02007-04-11 16:50:57 -05005 */
6
7/*
8 * mpc8544ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
York Sun9ae14ca2015-08-18 12:35:52 -070014#define CONFIG_SYS_GENERIC_BOARD
15#define CONFIG_DISPLAY_BOARDINFO
16
Jon Loeliger0cde4b02007-04-11 16:50:57 -050017/* High Level Configuration Options */
18#define CONFIG_BOOKE 1 /* BOOKE */
19#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050020#define CONFIG_MPC8544 1
21#define CONFIG_MPC8544DS 1
22
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#ifndef CONFIG_SYS_TEXT_BASE
24#define CONFIG_SYS_TEXT_BASE 0xfff80000
25#endif
26
Ed Swarthout837f1ba2007-07-27 01:50:51 -050027#define CONFIG_PCI 1 /* Enable PCI/PCIE */
28#define CONFIG_PCI1 1 /* PCI controller 1 */
29#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
30#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
31#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
32#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000033#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060034#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050035#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050036
Kumar Gala4bcae9c2008-01-16 01:16:16 -060037#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
38
Ed Swarthout837f1ba2007-07-27 01:50:51 -050039#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050040#define CONFIG_ENV_OVERWRITE
Ed Swarthout837f1ba2007-07-27 01:50:51 -050041#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050042
Jon Loeliger0cde4b02007-04-11 16:50:57 -050043#ifndef __ASSEMBLY__
44extern unsigned long get_board_sys_clk(unsigned long dummy);
45#endif
46#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
47
48/*
49 * These can be toggled for performance analysis, otherwise use default.
50 */
Ed Swarthout837f1ba2007-07-27 01:50:51 -050051#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050052#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050053
54/*
55 * Only possible on E500 Version 2 or newer cores.
56 */
57#define CONFIG_ENABLE_36BIT_PHYS 1
58
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
60#define CONFIG_SYS_MEMTEST_END 0x00400000
Ed Swarthout837f1ba2007-07-27 01:50:51 -050061#define CONFIG_PANIC_HANG /* do not reset board on panic */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050062
Timur Tabie46fedf2011-08-04 18:03:41 -050063#define CONFIG_SYS_CCSRBAR 0xe0000000
64#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger0cde4b02007-04-11 16:50:57 -050065
Kumar Gala1167a2f2008-08-26 08:02:30 -050066/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070067#define CONFIG_SYS_FSL_DDR2
Kumar Gala1167a2f2008-08-26 08:02:30 -050068#undef CONFIG_FSL_DDR_INTERACTIVE
69#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
70#define CONFIG_DDR_SPD
Jon Loeliger0cde4b02007-04-11 16:50:57 -050071
Dave Liu9b0ad1b2008-10-28 17:53:38 +080072#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala1167a2f2008-08-26 08:02:30 -050073#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
74
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
76#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala1167a2f2008-08-26 08:02:30 -050077#define CONFIG_VERY_BIG_RAM
78
79#define CONFIG_NUM_DDR_CONTROLLERS 1
80#define CONFIG_DIMM_SLOTS_PER_CTLR 1
81#define CONFIG_CHIP_SELECTS_PER_CTRL 2
82
83/* I2C addresses of SPD EEPROMs */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050084#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
85
Kumar Gala1167a2f2008-08-26 08:02:30 -050086/* Make sure required options are set */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050087#ifndef CONFIG_SPD_EEPROM
88#error ("CONFIG_SPD_EEPROM is required")
89#endif
90
91#undef CONFIG_CLOCKS_IN_MHZ
92
93/*
94 * Memory map
95 *
96 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
97 *
98 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
99 *
100 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
101 *
102 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
103 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
104 *
105 * Localbus cacheable
106 *
107 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
108 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
109 *
110 * Localbus non-cacheable
111 *
112 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
113 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
114 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
115 *
116 */
117
118/*
119 * Local Bus Definitions
120 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_BR0_PRELIM 0xff801001
126#define CONFIG_SYS_BR1_PRELIM 0xfe801001
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_OR0_PRELIM 0xff806e65
129#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_FLASH_QUIET_TEST
134#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
135#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
136#undef CONFIG_SYS_FLASH_CHECKSUM
137#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
138#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala81e56e92008-06-09 18:55:38 -0500139#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500140
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200141#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500142
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200143#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_FLASH_CFI
145#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
150#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
153#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500154
Kim Phillips7608d752007-08-21 17:00:17 -0500155#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500156#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
157#define PIXIS_ID 0x0 /* Board ID at offset 0 */
158#define PIXIS_VER 0x1 /* Board version at offset 1 */
159#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
160#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
161#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
162 * register */
163#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
164#define PIXIS_VCTL 0x10 /* VELA Control Register */
165#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
166#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
167#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500168#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
169#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500170#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
171#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
172#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
173#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Andy Fleming5a8a1632008-08-31 16:33:30 -0500174#define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Andy Fleming5a8a1632008-08-31 16:33:30 -0500176#define PIXIS_VSPEED2_TSEC1SER 0x2
177#define PIXIS_VSPEED2_TSEC3SER 0x1
178#define PIXIS_VCFGEN1_TSEC1SER 0x20
179#define PIXIS_VCFGEN1_TSEC3SER 0x40
Liu Yubff188b2008-10-10 11:40:58 +0800180#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
181#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500182
183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_INIT_RAM_LOCK 1
185#define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200186#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500187
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500188
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200189#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500191
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
193#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500194
195/* Serial Port - controlled on board with jumper J8
196 * open - index 2
197 * shorted - index 1
198 */
199#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_NS16550
201#define CONFIG_SYS_NS16550_SERIAL
202#define CONFIG_SYS_NS16550_REG_SIZE 1
203#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500206 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
209#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500210
211/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_HUSH_PARSER
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500213
214/* pass open firmware flat tree */
Kumar Galaaddce572007-11-26 17:12:24 -0600215#define CONFIG_OF_LIBFDT 1
216#define CONFIG_OF_BOARD_SETUP 1
217#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500218
219/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200220#define CONFIG_SYS_I2C
221#define CONFIG_SYS_I2C_FSL
222#define CONFIG_SYS_FSL_I2C_SPEED 400000
223#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
224#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
225#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500227
228/*
229 * General PCI
230 * Memory space is mapped 1-1, but I/O space must start from 0.
231 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600232#define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600234#define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500236
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600237#define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600238#define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600239#define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600241#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600242#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
244#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500245
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500246/* controller 2, Slot 1, tgtid 1, Base address 9000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600247#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600248#define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600249#define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600250#define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600252#define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600253#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000
255#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500256
257/* controller 1, Slot 2,tgtid 2, Base address a000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600258#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600259#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600260#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600261#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600263#define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600264#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000
266#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500267
268/* controller 3, direct to uli, tgtid 3, Base address b000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600269#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600270#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600271#define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600272#define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600274#define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */
Kumar Gala5f91ef62008-12-02 16:08:37 -0600275#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
277#define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600278#define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000
Kumar Gala10795f42008-12-02 16:08:36 -0600279#define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600280#define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500282
283#if defined(CONFIG_PCI)
284
Kumar Gala630d9bf2008-07-14 14:07:03 -0500285/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600286#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Kumar Gala630d9bf2008-07-14 14:07:03 -0500287
288/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600289/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala630d9bf2008-07-14 14:07:03 -0500290
291/* video */
292#define CONFIG_VIDEO
293
294#if defined(CONFIG_VIDEO)
295#define CONFIG_BIOSEMU
296#define CONFIG_CFB_CONSOLE
297#define CONFIG_VIDEO_SW_CURSOR
298#define CONFIG_VGA_AS_SINGLE_DEVICE
299#define CONFIG_ATI_RADEON_FB
300#define CONFIG_VIDEO_LOGO
301/*#define CONFIG_CONSOLE_CURSOR*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala630d9bf2008-07-14 14:07:03 -0500303#endif
304
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500305#define CONFIG_PCI_PNP /* do pci plug-and-play */
306
307#undef CONFIG_EEPRO100
308#undef CONFIG_TULIP
309#define CONFIG_RTL8139
310
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500311#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600312 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
313 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500314 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
315#endif
316
317#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
318#define CONFIG_DOS_PARTITION
319#define CONFIG_SCSI_AHCI
320
321#ifdef CONFIG_SCSI_AHCI
Rob Herring344ca0b2013-08-24 10:10:54 -0500322#define CONFIG_LIBATA
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500323#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
325#define CONFIG_SYS_SCSI_MAX_LUN 1
326#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
327#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500328#endif /* SCSCI */
329
330#endif /* CONFIG_PCI */
331
332
333#if defined(CONFIG_TSEC_ENET)
334
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500335#define CONFIG_MII 1 /* MII PHY management */
336#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
Kim Phillips255a35772007-05-16 16:52:19 -0500337#define CONFIG_TSEC1 1
338#define CONFIG_TSEC1_NAME "eTSEC1"
339#define CONFIG_TSEC3 1
340#define CONFIG_TSEC3_NAME "eTSEC3"
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500341
Liu Yubff188b2008-10-10 11:40:58 +0800342#define CONFIG_PIXIS_SGMII_CMD
Andy Fleming652f7c22008-08-31 16:33:28 -0500343#define CONFIG_FSL_SGMII_RISER 1
344#define SGMII_RISER_PHY_OFFSET 0x1c
345
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500346#define TSEC1_PHY_ADDR 0
347#define TSEC3_PHY_ADDR 1
348
Andy Fleming3a790132007-08-15 20:03:25 -0500349#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
350#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
351
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500352#define TSEC1_PHYIDX 0
353#define TSEC3_PHYIDX 0
354
355#define CONFIG_ETHPRIME "eTSEC1"
356
357#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500358#endif /* CONFIG_TSEC_ENET */
359
360/*
361 * Environment
362 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200363#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200365#define CONFIG_ENV_ADDR 0xfff80000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500366#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x70000)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500368#endif
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200369#define CONFIG_ENV_SIZE 0x2000
370#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500371
372#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500374
Jon Loeliger2835e512007-06-13 13:22:08 -0500375/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500376 * BOOTP options
377 */
378#define CONFIG_BOOTP_BOOTFILESIZE
379#define CONFIG_BOOTP_BOOTPATH
380#define CONFIG_BOOTP_GATEWAY
381#define CONFIG_BOOTP_HOSTNAME
382
383
384/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500385 * Command line configuration.
386 */
Jon Loeliger2835e512007-06-13 13:22:08 -0500387#define CONFIG_CMD_PING
388#define CONFIG_CMD_I2C
389#define CONFIG_CMD_MII
Kumar Gala82ac8c92007-12-07 12:04:30 -0600390#define CONFIG_CMD_ELF
Kumar Gala1c9aa762008-09-22 23:40:42 -0500391#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500392#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500393
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500394#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500395 #define CONFIG_CMD_PCI
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500396 #define CONFIG_CMD_SCSI
397 #define CONFIG_CMD_EXT2
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500398#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500399
Hongtao Jia86a194b2012-12-20 19:39:53 +0000400/*
401 * USB
402 */
403#define CONFIG_USB_EHCI
404
405#ifdef CONFIG_USB_EHCI
406#define CONFIG_CMD_USB
407#define CONFIG_USB_EHCI_PCI
408#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
409#define CONFIG_USB_STORAGE
410#define CONFIG_PCI_EHCI_DEVICE 0
411#endif
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500412
413#undef CONFIG_WATCHDOG /* watchdog disabled */
414
415/*
416 * Miscellaneous configurable options
417 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200418#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500419#define CONFIG_CMDLINE_EDITING /* Command-line editing */
420#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500422#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200423#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500424#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500426#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
428#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
429#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500430
431/*
432 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500433 * have to be in the first 64 MB of memory, since this is
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500434 * the maximum mapped by the Linux kernel during initialization.
435 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500436#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
437#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500438
Jon Loeliger2835e512007-06-13 13:22:08 -0500439#if defined(CONFIG_CMD_KGDB)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500440#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500441#endif
442
443/*
444 * Environment Configuration
445 */
446
447/* The mac addresses for all ethernet interface */
448#if defined(CONFIG_TSEC_ENET)
Kumar Galaea5877e2007-08-16 11:01:21 -0500449#define CONFIG_HAS_ETH0
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500450#define CONFIG_HAS_ETH1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500451#endif
452
453#define CONFIG_IPADDR 192.168.1.251
454
455#define CONFIG_HOSTNAME 8544ds_unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000456#define CONFIG_ROOTPATH "/nfs/mpc85xx"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000457#define CONFIG_BOOTFILE "8544ds/uImage.uboot"
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500458#define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500459
Kumar Gala50c03c82007-11-27 22:42:34 -0600460#define CONFIG_SERVERIP 192.168.1.1
461#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500462#define CONFIG_NETMASK 255.255.0.0
463
464#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
465
466#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500467#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500468
469#define CONFIG_BAUDRATE 115200
470
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500471#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200472"netdev=eth0\0" \
473"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
474"tftpflash=tftpboot $loadaddr $uboot; " \
475 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
476 " +$filesize; " \
477 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
478 " +$filesize; " \
479 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
480 " $filesize; " \
481 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
482 " +$filesize; " \
483 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
484 " $filesize\0" \
485"consoledev=ttyS0\0" \
486"ramdiskaddr=2000000\0" \
487"ramdiskfile=8544ds/ramdisk.uboot\0" \
488"fdtaddr=c00000\0" \
489"fdtfile=8544ds/mpc8544ds.dtb\0" \
490"bdev=sda3\0"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500491
492#define CONFIG_NFSBOOTCOMMAND \
493 "setenv bootargs root=/dev/nfs rw " \
494 "nfsroot=$serverip:$rootpath " \
495 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
496 "console=$consoledev,$baudrate $othbootargs;" \
497 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600498 "tftp $fdtaddr $fdtfile;" \
499 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500500
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500501#define CONFIG_RAMBOOTCOMMAND \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500502 "setenv bootargs root=/dev/ram rw " \
503 "console=$consoledev,$baudrate $othbootargs;" \
504 "tftp $ramdiskaddr $ramdiskfile;" \
505 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600506 "tftp $fdtaddr $fdtfile;" \
507 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500508
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500509#define CONFIG_BOOTCOMMAND \
510 "setenv bootargs root=/dev/$bdev rw " \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500511 "console=$consoledev,$baudrate $othbootargs;" \
512 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600513 "tftp $fdtaddr $fdtfile;" \
514 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500515
516#endif /* __CONFIG_H */