Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2015 Freescale Semiconductor |
| 3 | * |
| 4 | * SPDX-License-Identifier: GPL-2.0+ |
| 5 | */ |
| 6 | |
| 7 | #ifndef __LS1043A_COMMON_H |
| 8 | #define __LS1043A_COMMON_H |
| 9 | |
| 10 | #define CONFIG_REMAKE_ELF |
| 11 | #define CONFIG_FSL_LAYERSCAPE |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 12 | #define CONFIG_LS1043A |
Hou Zhiqiang | 831c068 | 2015-10-26 19:47:57 +0800 | [diff] [blame] | 13 | #define CONFIG_MP |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 14 | #define CONFIG_GICV2 |
| 15 | |
| 16 | #include <asm/arch/config.h> |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 17 | |
| 18 | /* Link Definitions */ |
| 19 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) |
| 20 | |
| 21 | #define CONFIG_SUPPORT_RAW_INITRD |
| 22 | |
| 23 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 24 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 25 | #define CONFIG_VERY_BIG_RAM |
| 26 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 |
| 27 | #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 |
| 28 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Shaohui Xie | e994ddd | 2015-11-23 15:23:48 +0800 | [diff] [blame] | 29 | #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 30 | |
Hou Zhiqiang | 831c068 | 2015-10-26 19:47:57 +0800 | [diff] [blame] | 31 | #define CPU_RELEASE_ADDR secondary_boot_func |
| 32 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 33 | /* Generic Timer Definitions */ |
| 34 | #define COUNTER_FREQUENCY 25000000 /* 25MHz */ |
| 35 | |
| 36 | /* Size of malloc() pool */ |
| 37 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) |
| 38 | |
| 39 | /* Serial Port */ |
| 40 | #define CONFIG_CONS_INDEX 1 |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 41 | #define CONFIG_SYS_NS16550_SERIAL |
| 42 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Hou Zhiqiang | 904110c | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 43 | #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 44 | |
| 45 | #define CONFIG_BAUDRATE 115200 |
| 46 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 47 | |
Gong Qianyu | c7ca8b0 | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 48 | /* SD boot SPL */ |
| 49 | #ifdef CONFIG_SD_BOOT |
| 50 | #define CONFIG_SPL_FRAMEWORK |
| 51 | #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" |
| 52 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
Gong Qianyu | c7ca8b0 | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 53 | |
| 54 | #define CONFIG_SPL_TEXT_BASE 0x10000000 |
| 55 | #define CONFIG_SPL_MAX_SIZE 0x1d000 |
| 56 | #define CONFIG_SPL_STACK 0x1001e000 |
| 57 | #define CONFIG_SPL_PAD_TO 0x1d000 |
| 58 | |
| 59 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ |
| 60 | CONFIG_SYS_MONITOR_LEN) |
| 61 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 62 | #define CONFIG_SPL_BSS_START_ADDR 0x80100000 |
| 63 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 64 | #define CONFIG_SYS_MONITOR_LEN 0xa0000 |
| 65 | #endif |
| 66 | |
Gong Qianyu | 3ad4472 | 2015-10-26 19:47:53 +0800 | [diff] [blame] | 67 | /* NAND SPL */ |
| 68 | #ifdef CONFIG_NAND_BOOT |
| 69 | #define CONFIG_SPL_PBL_PAD |
| 70 | #define CONFIG_SPL_FRAMEWORK |
| 71 | #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" |
| 72 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
Gong Qianyu | 3ad4472 | 2015-10-26 19:47:53 +0800 | [diff] [blame] | 73 | #define CONFIG_SPL_TEXT_BASE 0x10000000 |
| 74 | #define CONFIG_SPL_MAX_SIZE 0x1a000 |
| 75 | #define CONFIG_SPL_STACK 0x1001d000 |
| 76 | #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE |
| 77 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE |
| 78 | #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 |
| 79 | #define CONFIG_SPL_BSS_START_ADDR 0x80100000 |
| 80 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 81 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
| 82 | #define CONFIG_SYS_MONITOR_LEN 0xa0000 |
| 83 | #endif |
| 84 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 85 | /* IFC */ |
Qianyu Gong | b0f20ca | 2016-01-25 15:16:07 +0800 | [diff] [blame] | 86 | #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 87 | #define CONFIG_FSL_IFC |
| 88 | /* |
| 89 | * CONFIG_SYS_FLASH_BASE has the final address (core view) |
| 90 | * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) |
| 91 | * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address |
| 92 | * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting |
| 93 | */ |
| 94 | #define CONFIG_SYS_FLASH_BASE 0x60000000 |
| 95 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 96 | #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 |
| 97 | |
| 98 | #ifndef CONFIG_SYS_NO_FLASH |
| 99 | #define CONFIG_FLASH_CFI_DRIVER |
| 100 | #define CONFIG_SYS_FLASH_CFI |
| 101 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE |
| 102 | #define CONFIG_SYS_FLASH_QUIET_TEST |
| 103 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 104 | #endif |
Gong Qianyu | 166ef1e | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 105 | #endif |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 106 | |
| 107 | /* I2C */ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 108 | #define CONFIG_SYS_I2C |
| 109 | #define CONFIG_SYS_I2C_MXC |
| 110 | #define CONFIG_SYS_I2C_MXC_I2C1 |
| 111 | #define CONFIG_SYS_I2C_MXC_I2C2 |
| 112 | #define CONFIG_SYS_I2C_MXC_I2C3 |
| 113 | #define CONFIG_SYS_I2C_MXC_I2C4 |
| 114 | |
| 115 | /* PCIe */ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 116 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 117 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
| 118 | #define CONFIG_PCIE3 /* PCIE controller 3 */ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 119 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 120 | #ifdef CONFIG_PCI |
| 121 | #define CONFIG_NET_MULTI |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 122 | #define CONFIG_PCI_SCAN_SHOW |
| 123 | #define CONFIG_CMD_PCI |
| 124 | #endif |
| 125 | |
| 126 | /* Command line configuration */ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 127 | #define CONFIG_CMD_ENV |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 128 | |
Yangbo Lu | 8ef0d5c | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 129 | /* MMC */ |
Yangbo Lu | 8ef0d5c | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 130 | #ifdef CONFIG_MMC |
Yangbo Lu | 8ef0d5c | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 131 | #define CONFIG_FSL_ESDHC |
| 132 | #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 |
| 133 | #define CONFIG_GENERIC_MMC |
Yangbo Lu | 8ef0d5c | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 134 | #endif |
| 135 | |
Gong Qianyu | e0579a5 | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 136 | /* DSPI */ |
| 137 | #define CONFIG_FSL_DSPI |
| 138 | #ifdef CONFIG_FSL_DSPI |
Gong Qianyu | e0579a5 | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 139 | #define CONFIG_DM_SPI_FLASH |
| 140 | #define CONFIG_SPI_FLASH_STMICRO /* cs0 */ |
| 141 | #define CONFIG_SPI_FLASH_SST /* cs1 */ |
| 142 | #define CONFIG_SPI_FLASH_EON /* cs2 */ |
Qianyu Gong | b0f20ca | 2016-01-25 15:16:07 +0800 | [diff] [blame] | 143 | #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) |
Gong Qianyu | e0579a5 | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 144 | #define CONFIG_SF_DEFAULT_BUS 1 |
| 145 | #define CONFIG_SF_DEFAULT_CS 0 |
| 146 | #endif |
Gong Qianyu | 166ef1e | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 147 | #endif |
Gong Qianyu | e0579a5 | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 148 | |
Aneesh Bansal | ef6c55a | 2016-01-22 16:37:22 +0530 | [diff] [blame] | 149 | #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ |
| 150 | |
Shaohui Xie | e829734 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 151 | /* FMan ucode */ |
| 152 | #define CONFIG_SYS_DPAA_FMAN |
| 153 | #ifdef CONFIG_SYS_DPAA_FMAN |
| 154 | #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 |
| 155 | |
Qianyu Gong | fd1b147 | 2016-04-01 17:52:52 +0800 | [diff] [blame] | 156 | #ifdef CONFIG_NAND_BOOT |
| 157 | /* Store Fman ucode at offeset 0x160000(11 blocks). */ |
| 158 | #define CONFIG_SYS_QE_FMAN_FW_IN_NAND |
| 159 | #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) |
Qianyu Gong | 2a55583 | 2016-04-01 17:52:53 +0800 | [diff] [blame] | 160 | #elif defined(CONFIG_SD_BOOT) |
| 161 | /* |
| 162 | * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is |
| 163 | * about 1MB (2040 blocks), Env is stored after the image, and the env size is |
| 164 | * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820). |
| 165 | */ |
| 166 | #define CONFIG_SYS_QE_FMAN_FW_IN_MMC |
| 167 | #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) |
| 168 | #elif defined(CONFIG_QSPI_BOOT) |
Gong Qianyu | 166ef1e | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 169 | #define CONFIG_SYS_QE_FW_IN_SPIFLASH |
| 170 | #define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000 |
| 171 | #define CONFIG_ENV_SPI_BUS 0 |
| 172 | #define CONFIG_ENV_SPI_CS 0 |
| 173 | #define CONFIG_ENV_SPI_MAX_HZ 1000000 |
| 174 | #define CONFIG_ENV_SPI_MODE 0x03 |
| 175 | #else |
Shaohui Xie | e829734 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 176 | #define CONFIG_SYS_QE_FMAN_FW_IN_NOR |
| 177 | /* FMan fireware Pre-load address */ |
| 178 | #define CONFIG_SYS_FMAN_FW_ADDR 0x60300000 |
Gong Qianyu | 166ef1e | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 179 | #endif |
Shaohui Xie | e829734 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 180 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
| 181 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
| 182 | #endif |
| 183 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 184 | /* Miscellaneous configurable options */ |
| 185 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 186 | |
| 187 | #define CONFIG_HWCONFIG |
| 188 | #define HWCONFIG_BUFFER_SIZE 128 |
| 189 | |
Wenbin Song | dbe18f1 | 2016-07-21 18:55:16 +0800 | [diff] [blame] | 190 | #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) |
| 191 | #define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \ |
| 192 | "5m(kernel),1m(dtb),9m(file_system)" |
| 193 | #else |
| 194 | #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \ |
| 195 | "1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \ |
| 196 | "1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \ |
| 197 | "1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \ |
| 198 | "1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \ |
| 199 | "40m(nor_bank4_fit);7e800000.flash:" \ |
| 200 | "1m(nand_uboot),1m(nand_uboot_env)," \ |
| 201 | "20m(nand_fit);spi0.0:1m(uboot)," \ |
| 202 | "5m(kernel),1m(dtb),9m(file_system)" |
| 203 | #endif |
| 204 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 205 | /* Initial environment variables */ |
| 206 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 207 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
| 208 | "loadaddr=0x80100000\0" \ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 209 | "fdt_high=0xffffffffffffffff\0" \ |
| 210 | "initrd_high=0xffffffffffffffff\0" \ |
Qianyu Gong | ad6767b | 2016-03-15 16:35:57 +0800 | [diff] [blame] | 211 | "kernel_start=0x61100000\0" \ |
| 212 | "kernel_load=0xa0000000\0" \ |
| 213 | "kernel_size=0x2800000\0" \ |
Wenbin Song | dbe18f1 | 2016-07-21 18:55:16 +0800 | [diff] [blame] | 214 | "console=ttyS0,115200\0" \ |
| 215 | "mtdparts=" MTDPARTS_DEFAULT "\0" |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 216 | |
| 217 | #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \ |
Wenbin Song | dbe18f1 | 2016-07-21 18:55:16 +0800 | [diff] [blame] | 218 | "earlycon=uart8250,mmio,0x21c0500 " \ |
| 219 | MTDPARTS_DEFAULT |
| 220 | |
Qianyu Gong | 1297cdb | 2016-04-25 16:53:53 +0800 | [diff] [blame] | 221 | #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) |
| 222 | #define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \ |
| 223 | "e0000 f00000 && bootm $kernel_load" |
| 224 | #else |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 225 | #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \ |
| 226 | "$kernel_size && bootm $kernel_load" |
Qianyu Gong | 1297cdb | 2016-04-25 16:53:53 +0800 | [diff] [blame] | 227 | #endif |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 228 | |
| 229 | /* Monitor Command Prompt */ |
| 230 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 231 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ |
| 232 | sizeof(CONFIG_SYS_PROMPT) + 16) |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 233 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */ |
| 234 | #define CONFIG_SYS_LONGHELP |
| 235 | #define CONFIG_CMDLINE_EDITING 1 |
| 236 | #define CONFIG_AUTO_COMPLETE |
| 237 | #define CONFIG_SYS_MAXARGS 64 /* max command args */ |
| 238 | |
| 239 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 240 | |
Aneesh Bansal | ef6c55a | 2016-01-22 16:37:22 +0530 | [diff] [blame] | 241 | /* Hash command with SHA acceleration supported in hardware */ |
| 242 | #ifdef CONFIG_FSL_CAAM |
| 243 | #define CONFIG_CMD_HASH |
| 244 | #define CONFIG_SHA_HW_ACCEL |
| 245 | #endif |
| 246 | |
Mingkai Hu | f3a8e2b | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 247 | #endif /* __LS1043A_COMMON_H */ |