blob: d1440af4b7849b2a2d3fa0552cb8382d8b6b3dc3 [file] [log] [blame]
Prafulla Wadaskar4efb77d2009-06-20 11:01:53 +02001/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
22 * MA 02110-1301 USA
23 */
24
25#ifndef _KWCPU_H
26#define _KWCPU_H
27
28#include <asm/system.h>
29
30#ifndef __ASSEMBLY__
31
Prafulla Wadaskar78eabb92009-06-29 20:55:54 +053032#define KWCPU_WIN_CTRL_DATA(size, target, attr, en) (en | (target << 4) \
33 | (attr << 8) | (kw_winctrl_calcsize(size) << 16))
34
Prafulla Wadaskar4efb77d2009-06-20 11:01:53 +020035#define KWGBE_PORT_SERIAL_CONTROL1_REG(_x) \
36 ((_x ? KW_EGIGA0_BASE : KW_EGIGA1_BASE) + 0x44c)
37
38#define KW_REG_DEVICE_ID (KW_MPP_BASE + 0x34)
39#define KW_REG_MPP_OUT_DRV_REG (KW_MPP_BASE + 0xE0)
40
41enum memory_bank {
42 BANK0,
43 BANK1,
44 BANK2,
45 BANK3
46};
47
48enum kwcpu_winen {
49 KWCPU_WIN_DISABLE,
50 KWCPU_WIN_ENABLE
51};
52
53enum kwcpu_target {
54 KWCPU_TARGET_RESERVED,
55 KWCPU_TARGET_MEMORY,
56 KWCPU_TARGET_1RESERVED,
57 KWCPU_TARGET_SASRAM,
58 KWCPU_TARGET_PCIE
59};
60
61enum kwcpu_attrib {
62 KWCPU_ATTR_SASRAM = 0x01,
Prafulla Wadaskar78eabb92009-06-29 20:55:54 +053063 KWCPU_ATTR_DRAM_CS0 = 0x0e,
64 KWCPU_ATTR_DRAM_CS1 = 0x0d,
65 KWCPU_ATTR_DRAM_CS2 = 0x0b,
66 KWCPU_ATTR_DRAM_CS3 = 0x07,
Prafulla Wadaskar4efb77d2009-06-20 11:01:53 +020067 KWCPU_ATTR_NANDFLASH = 0x2f,
68 KWCPU_ATTR_SPIFLASH = 0x1e,
69 KWCPU_ATTR_BOOTROM = 0x1d,
70 KWCPU_ATTR_PCIE_IO = 0xe0,
71 KWCPU_ATTR_PCIE_MEM = 0xe8
72};
73
74/*
75 * Default Device Address MAP BAR values
76 */
77#define KW_DEFADR_PCI_MEM 0x90000000
78#define KW_DEFADR_PCI_IO 0xC0000000
79#define KW_DEFADR_PCI_IO_REMAP 0xC0000000
80#define KW_DEFADR_SASRAM 0xC8010000
81#define KW_DEFADR_NANDF 0xD8000000
82#define KW_DEFADR_SPIF 0xE8000000
83#define KW_DEFADR_BOOTROM 0xF8000000
84
85/*
86 * read feroceon/sheeva core extra feature register
87 * using co-proc instruction
88 */
89static inline unsigned int readfr_extra_feature_reg(void)
90{
91 unsigned int val;
92 asm volatile ("mrc p15, 1, %0, c15, c1, 0 @ readfr exfr":"=r"
93 (val)::"cc");
94 return val;
95}
96
97/*
98 * write feroceon/sheeva core extra feature register
99 * using co-proc instruction
100 */
101static inline void writefr_extra_feature_reg(unsigned int val)
102{
103 asm volatile ("mcr p15, 1, %0, c15, c1, 0 @ writefr exfr"::"r"
104 (val):"cc");
105 isb();
106}
107
108/*
109 * MBus-L to Mbus Bridge Registers
110 * Ref: Datasheet sec:A.3
111 */
112struct kwwin_registers {
113 u32 ctrl;
114 u32 base;
115 u32 remap_lo;
116 u32 remap_hi;
117};
118
119/*
120 * CPU control and status Registers
121 * Ref: Datasheet sec:A.3.2
122 */
123struct kwcpu_registers {
124 u32 config; /*0x20100 */
125 u32 ctrl_stat; /*0x20104 */
126 u32 rstoutn_mask; /* 0x20108 */
127 u32 sys_soft_rst; /* 0x2010C */
128 u32 ahb_mbus_cause_irq; /* 0x20110 */
129 u32 ahb_mbus_mask_irq; /* 0x20114 */
130 u32 pad1[2];
131 u32 ftdll_config; /* 0x20120 */
132 u32 pad2;
133 u32 l2_cfg; /* 0x20128 */
134};
135
136/*
137 * GPIO Registers
138 * Ref: Datasheet sec:A.19
139 */
140struct kwgpio_registers {
141 u32 dout;
142 u32 oe;
143 u32 blink_en;
144 u32 din_pol;
145 u32 din;
146 u32 irq_cause;
147 u32 irq_mask;
148 u32 irq_level;
149};
150
151/*
152 * functions
153 */
154void reset_cpu(unsigned long ignored);
155unsigned char get_random_hex(void);
156unsigned int kw_sdram_bar(enum memory_bank bank);
157unsigned int kw_sdram_bs(enum memory_bank bank);
158int kw_config_adr_windows(void);
159void kw_config_gpio(unsigned int gpp0_oe_val, unsigned int gpp1_oe_val,
160 unsigned int gpp0_oe, unsigned int gpp1_oe);
161int kw_config_mpp(unsigned int mpp0_7, unsigned int mpp8_15,
162 unsigned int mpp16_23, unsigned int mpp24_31,
163 unsigned int mpp32_39, unsigned int mpp40_47,
164 unsigned int mpp48_55);
Prafulla Wadaskar78eabb92009-06-29 20:55:54 +0530165unsigned int kw_winctrl_calcsize(unsigned int sizeval);
Prafulla Wadaskar4efb77d2009-06-20 11:01:53 +0200166#endif /* __ASSEMBLY__ */
167#endif /* _KWCPU_H */