blob: 7144c6319fe9909a6b929d22d91b39dfcb30461d [file] [log] [blame]
Aubrey.Li3f0606a2007-03-09 13:38:44 +08001/*
2 * U-boot - Configuration file for BF533 STAMP board
3 */
4
Mike Frysingercf6f4692008-06-01 09:09:48 -04005#ifndef __CONFIG_BF533_STAMP_H__
6#define __CONFIG_BF533_STAMP_H__
Aubrey.Li3f0606a2007-03-09 13:38:44 +08007
Mike Frysingerf348ab82009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysingerf7ce12c2008-02-18 05:26:48 -05009
Aubrey.Li3f0606a2007-03-09 13:38:44 +080010
Aubrey.Li3f0606a2007-03-09 13:38:44 +080011/*
Mike Frysingercf6f4692008-06-01 09:09:48 -040012 * Processor Settings
Aubrey.Li3f0606a2007-03-09 13:38:44 +080013 */
Mike Frysingerfbcf8e82010-12-23 14:58:37 -050014#define CONFIG_BFIN_CPU bf533-0.3
Mike Frysingercf6f4692008-06-01 09:09:48 -040015#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
16
Mike Frysingercf6f4692008-06-01 09:09:48 -040017/*
18 * Clock Settings
19 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
20 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
21 */
22/* CONFIG_CLKIN_HZ is any value in Hz */
23#define CONFIG_CLKIN_HZ 11059200
24/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
25/* 1 = CLKIN / 2 */
26#define CONFIG_CLKIN_HALF 0
27/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
28/* 1 = bypass PLL */
29#define CONFIG_PLL_BYPASS 0
30/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
31/* Values can range from 0-63 (where 0 means 64) */
Mike Frysinger9f64ba22008-10-12 23:49:13 -040032#define CONFIG_VCO_MULT 45
Mike Frysingercf6f4692008-06-01 09:09:48 -040033/* CCLK_DIV controls the core clock divider */
34/* Values can be 1, 2, 4, or 8 ONLY */
35#define CONFIG_CCLK_DIV 1
36/* SCLK_DIV controls the system clock divider */
37/* Values can range from 1-15 */
Mike Frysingerbaf35702009-07-10 10:42:06 -040038#define CONFIG_SCLK_DIV 6 /* note: 1.2 boards can go faster */
Mike Frysingercf6f4692008-06-01 09:09:48 -040039
Mike Frysingercf6f4692008-06-01 09:09:48 -040040/*
41 * Memory Settings
42 */
43#define CONFIG_MEM_ADD_WDTH 11
44#define CONFIG_MEM_SIZE 128
45
46#define CONFIG_EBIU_SDRRC_VAL 0x268
47#define CONFIG_EBIU_SDGCTL_VAL 0x911109
48
49#define CONFIG_EBIU_AMGCTL_VAL 0xFF
50#define CONFIG_EBIU_AMBCTL0_VAL 0xBBC3BBC3
51#define CONFIG_EBIU_AMBCTL1_VAL 0x99B39983
52
53#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
54#define CONFIG_SYS_MALLOC_LEN (384 * 1024)
55
56
57/*
58 * Network Settings
59 */
60#define ADI_CMDS_NETWORK 1
Ben Warren7194ab82009-10-04 22:37:03 -070061#define CONFIG_SMC91111 1
Aubrey Li8db13d62007-03-10 23:49:29 +080062#define CONFIG_SMC91111_BASE 0x20300300
Mike Frysingercf6f4692008-06-01 09:09:48 -040063#define SMC91111_EEPROM_INIT() \
64 do { \
Ben Warren7194ab82009-10-04 22:37:03 -070065 bfin_write_FIO_DIR(bfin_read_FIO_DIR() | PF1 | PF0); \
66 bfin_write_FIO_FLAG_C(PF1); \
67 bfin_write_FIO_FLAG_S(PF0); \
Mike Frysingercf6f4692008-06-01 09:09:48 -040068 SSYNC(); \
69 } while (0)
70#define CONFIG_HOSTNAME bf533-stamp
71/* Uncomment next line to use fixed MAC address */
72/* #define CONFIG_ETHADDR 02:80:ad:20:31:b8 */
Aubrey.Li3f0606a2007-03-09 13:38:44 +080073
Aubrey.Li3f0606a2007-03-09 13:38:44 +080074
Heiko Schocherea818db2013-01-29 08:53:15 +010075/* I2C */
76#define CONFIG_SYS_I2C
77#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
78#define CONFIG_SYS_I2C_SOFT_SPEED 50000
79#define CONFIG_SYS_I2C_SOFT_SLAVE 0
80/*
81 * Software (bit-bang) I2C driver configuration
82 */
83#define PF_SCL PF3
84#define PF_SDA PF2
85#define I2C_INIT (*pFIO_DIR |= PF_SCL); asm("ssync;")
86#define I2C_ACTIVE (*pFIO_DIR |= PF_SDA); \
87 *pFIO_INEN &= ~PF_SDA; asm("ssync;")
88#define I2C_TRISTATE (*pFIO_DIR &= ~PF_SDA); \
89 *pFIO_INEN |= PF_SDA; asm("ssync;")
90#define I2C_READ ((volatile)(*pFIO_FLAG_D & PF_SDA) != 0); \
91 asm("ssync;")
92#define I2C_SDA(bit) if (bit) { \
93 *pFIO_FLAG_S = PF_SDA; \
94 asm("ssync;"); \
95 } \
96 else { \
97 *pFIO_FLAG_C = PF_SDA; \
98 asm("ssync;"); \
99 }
100#define I2C_SCL(bit) if (bit) { \
101 *pFIO_FLAG_S = PF_SCL; \
102 asm("ssync;"); \
103 } \
104 else { \
105 *pFIO_FLAG_C = PF_SCL; \
106 asm("ssync;"); \
107 }
108#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
109
110
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800111/*
Mike Frysingercf6f4692008-06-01 09:09:48 -0400112 * Flash Settings
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800113 */
Mike Frysingercf6f4692008-06-01 09:09:48 -0400114#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_FLASH_BASE 0x20000000
Mike Frysingercf6f4692008-06-01 09:09:48 -0400116#define CONFIG_SYS_FLASH_CFI
117#define CONFIG_SYS_FLASH_CFI_AMD_RESET
118#define CONFIG_SYS_MAX_FLASH_BANKS 1
119#define CONFIG_SYS_MAX_FLASH_SECT 67
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800120
Mike Frysingercf6f4692008-06-01 09:09:48 -0400121/*
122 * SPI Settings
123 */
124#define CONFIG_BFIN_SPI
125#define CONFIG_ENV_SPI_MAX_HZ 30000000
Mike Frysingerafac8b02009-06-14 22:29:35 -0400126#define CONFIG_SF_DEFAULT_SPEED 30000000
Mike Frysingercf6f4692008-06-01 09:09:48 -0400127#define CONFIG_SPI_FLASH
Mike Frysingerf4532202010-09-19 16:26:55 -0400128#define CONFIG_SPI_FLASH_ALL
Mike Frysingercf6f4692008-06-01 09:09:48 -0400129
130
131/*
132 * Env Storage Settings
133 */
Mike Frysinger9171fc82008-03-30 15:46:13 -0400134#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
Mike Frysingercf6f4692008-06-01 09:09:48 -0400135#define CONFIG_ENV_IS_IN_SPI_FLASH
Vivi Libc43a8d2009-06-12 10:53:22 +0000136#define CONFIG_ENV_OFFSET 0x10000
Mike Frysingercf6f4692008-06-01 09:09:48 -0400137#define CONFIG_ENV_SIZE 0x2000
Vivi Libc43a8d2009-06-12 10:53:22 +0000138#define CONFIG_ENV_SECT_SIZE 0x10000
Mike Frysinger9171fc82008-03-30 15:46:13 -0400139#else
Mike Frysingercf6f4692008-06-01 09:09:48 -0400140#define CONFIG_ENV_IS_IN_FLASH
141#define CONFIG_ENV_OFFSET 0x4000
142#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
143#define CONFIG_ENV_SIZE 0x2000
144#define CONFIG_ENV_SECT_SIZE 0x2000
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800145#endif
Mike Frysingercf6f4692008-06-01 09:09:48 -0400146#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
147#define ENV_IS_EMBEDDED
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800148#else
Mike Frysinger76d82182009-07-21 22:17:36 -0400149#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800150#endif
Mike Frysinger9ff67e52009-06-14 06:29:07 -0400151#ifdef ENV_IS_EMBEDDED
152/* WARNING - the following is hand-optimized to fit within
153 * the sector before the environment sector. If it throws
154 * an error during compilation remove an object here to get
155 * it linked after the configuration sector.
156 */
157# define LDS_BOARD_TEXT \
Mike Frysingerc70e7dd2010-11-19 19:28:56 -0500158 arch/blackfin/lib/libblackfin.o (.text*); \
159 arch/blackfin/cpu/libblackfin.o (.text*); \
Mike Frysinger9ff67e52009-06-14 06:29:07 -0400160 . = DEFINED(env_offset) ? env_offset : .; \
Mike Frysingerc70e7dd2010-11-19 19:28:56 -0500161 common/env_embedded.o (.text*);
Mike Frysinger9ff67e52009-06-14 06:29:07 -0400162#endif
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800163
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800164
Jon Loeligerba2351f2007-07-04 22:31:49 -0500165/*
Mike Frysingercf6f4692008-06-01 09:09:48 -0400166 * I2C Settings
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800167 */
Heiko Schocherea818db2013-01-29 08:53:15 +0100168#define CONFIG_SYS_I2C_SOFT
169#ifdef CONFIG_SYS_I2C_SOFT
170#define CONFIG_SYS_I2C
Mike Frysingerbeb60e72010-06-08 16:22:44 -0400171#define CONFIG_SOFT_I2C_GPIO_SCL GPIO_PF3
172#define CONFIG_SOFT_I2C_GPIO_SDA GPIO_PF2
Heiko Schocherea818db2013-01-29 08:53:15 +0100173#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
174#define CONFIG_SYS_I2C_SOFT_SPEED 50000
175#define CONFIG_SYS_I2C_SOFT_SLAVE 0
176#endif
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800177
178/*
Mike Frysingercf6f4692008-06-01 09:09:48 -0400179 * Compact Flash / IDE / ATA Settings
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800180 */
181
182/* Enabled below option for CF support */
Mike Frysingercf6f4692008-06-01 09:09:48 -0400183/* #define CONFIG_STAMP_CF */
184#if defined(CONFIG_STAMP_CF)
185#define CONFIG_MISC_INIT_R
Aubrey Li8db13d62007-03-10 23:49:29 +0800186#define CONFIG_DOS_PARTITION 1
Aubrey Li8db13d62007-03-10 23:49:29 +0800187#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
188#undef CONFIG_IDE_LED /* no led for ide supported */
189#undef CONFIG_IDE_RESET /* no reset for ide supported */
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800190
Mike Frysingercf6f4692008-06-01 09:09:48 -0400191#define CONFIG_SYS_IDE_MAXBUS 1
192#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS * 1)
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_ATA_BASE_ADDR 0x20200000
195#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800196
Mike Frysingercf6f4692008-06-01 09:09:48 -0400197#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
198#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
199#define CONFIG_SYS_ATA_ALT_OFFSET 0x0007 /* alternate registers */
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_ATA_STRIDE 2
Mike Frysingercf6f4692008-06-01 09:09:48 -0400202
203#undef CONFIG_EBIU_AMBCTL1_VAL
204#define CONFIG_EBIU_AMBCTL1_VAL 0x99B3ffc2
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800205#endif
206
Mike Frysingercf6f4692008-06-01 09:09:48 -0400207
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800208/*
Mike Frysingercf6f4692008-06-01 09:09:48 -0400209 * Misc Settings
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800210 */
Mike Frysingercf6f4692008-06-01 09:09:48 -0400211#define CONFIG_RTC_BFIN
212#define CONFIG_UART_CONSOLE 0
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800213
Mike Frysingercf6f4692008-06-01 09:09:48 -0400214/* FLASH/ETHERNET uses the same async bank */
215#define SHARED_RESOURCES 1
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800216
Mike Frysinger23fd9592008-10-11 22:40:22 -0400217/* define to enable boot progress via leds */
218/* #define CONFIG_SHOW_BOOT_PROGRESS */
219
220/* define to enable run status via led */
221/* #define CONFIG_STATUS_LED */
222#ifdef CONFIG_STATUS_LED
Mike Frysingera84774f2010-06-02 05:12:11 -0400223#define CONFIG_GPIO_LED
Mike Frysinger23fd9592008-10-11 22:40:22 -0400224#define CONFIG_BOARD_SPECIFIC_LED
Mike Frysingera84774f2010-06-02 05:12:11 -0400225/* use LED0 to indicate booting/alive */
Mike Frysinger23fd9592008-10-11 22:40:22 -0400226#define STATUS_LED_BOOT 0
Mike Frysingera84774f2010-06-02 05:12:11 -0400227#define STATUS_LED_BIT GPIO_PF2
Mike Frysinger23fd9592008-10-11 22:40:22 -0400228#define STATUS_LED_STATE STATUS_LED_ON
229#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 4)
Mike Frysingera84774f2010-06-02 05:12:11 -0400230/* use LED1 to indicate crash */
Mike Frysinger23fd9592008-10-11 22:40:22 -0400231#define STATUS_LED_CRASH 1
Mike Frysingera84774f2010-06-02 05:12:11 -0400232#define STATUS_LED_BIT1 GPIO_PF3
Mike Frysinger23fd9592008-10-11 22:40:22 -0400233#define STATUS_LED_STATE1 STATUS_LED_ON
234#define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
Mike Frysingera84774f2010-06-02 05:12:11 -0400235/* #define STATUS_LED_BIT2 GPIO_PF4 */
Mike Frysinger23fd9592008-10-11 22:40:22 -0400236#endif
237
Mike Frysingercf6f4692008-06-01 09:09:48 -0400238/* define to enable splash screen support */
239/* #define CONFIG_VIDEO */
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800240
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800241
242/*
Mike Frysingercf6f4692008-06-01 09:09:48 -0400243 * Pull in common ADI header for remaining command/environment setup
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800244 */
Mike Frysingercf6f4692008-06-01 09:09:48 -0400245#include <configs/bfin_adi_common.h>
Mike Frysinger9171fc82008-03-30 15:46:13 -0400246
Aubrey.Li3f0606a2007-03-09 13:38:44 +0800247#endif