blob: 03f3a4f80377ef0093612cee9746821057dd6f04 [file] [log] [blame]
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +00001/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +00005 */
6
7/*
8 * BSC9132 QDS board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14#ifdef CONFIG_BSC9132QDS
15#define CONFIG_BSC9132
16#endif
17
18#define CONFIG_MISC_INIT_R
19
20#ifdef CONFIG_SDCARD
21#define CONFIG_RAMBOOT_SDCARD
22#define CONFIG_SYS_RAMBOOT
23#define CONFIG_SYS_EXTRA_ENV_RELOC
24#define CONFIG_SYS_TEXT_BASE 0x11000000
25#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
26#endif
27#define CONFIG_SYS_FSL_ERRATUM_IFC_A002769 1
28#ifdef CONFIG_SPIFLASH
29#define CONFIG_RAMBOOT_SPIFLASH
30#define CONFIG_SYS_RAMBOOT
31#define CONFIG_SYS_EXTRA_ENV_RELOC
32#define CONFIG_SYS_TEXT_BASE 0x11000000
33#define CONFIG_RESET_VECTOR_ADDRESS 0x1107fffc
34#endif
35
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +053036#ifdef CONFIG_NAND
37#define CONFIG_SPL
38#define CONFIG_SPL_INIT_MINIMAL
39#define CONFIG_SPL_SERIAL_SUPPORT
40#define CONFIG_SPL_NAND_SUPPORT
41#define CONFIG_SPL_NAND_MINIMAL
42#define CONFIG_SPL_FLUSH_IMAGE
43#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
44
45#define CONFIG_SYS_TEXT_BASE 0x00201000
46#define CONFIG_SPL_TEXT_BASE 0xFFFFE000
47#define CONFIG_SPL_MAX_SIZE 8192
48#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
49#define CONFIG_SPL_RELOC_STACK 0x00100000
50#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
51#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
52#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
53#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
54#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
55#endif
56
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000057#ifndef CONFIG_SYS_TEXT_BASE
58#define CONFIG_SYS_TEXT_BASE 0x8ff80000
59#endif
60
61#ifndef CONFIG_RESET_VECTOR_ADDRESS
62#define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc
63#endif
64
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +053065#ifdef CONFIG_SPL_BUILD
66#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
67#else
68#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000069#endif
70
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000071/* High Level Configuration Options */
72#define CONFIG_BOOKE /* BOOKE */
73#define CONFIG_E500 /* BOOKE e500 family */
74#define CONFIG_MPC85xx
75#define CONFIG_FSL_IFC /* Enable IFC Support */
76#define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
77
78#define CONFIG_PCI /* Enable PCI/PCIE */
79#if defined(CONFIG_PCI)
80#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
81#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000082#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000083#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
84#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
85
86#define CONFIG_CMD_NET
87#define CONFIG_CMD_PCI
88
89#define CONFIG_E1000 /* E1000 pci Ethernet card*/
90
91/*
92 * PCI Windows
93 * Memory space is mapped 1-1, but I/O space must start from 0.
94 */
95/* controller 1, Slot 1, tgtid 1, Base address a000 */
96#define CONFIG_SYS_PCIE1_NAME "PCIe Slot"
97#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
98#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
99#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
100#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
101#define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000
102#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
103#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
104#define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000
105
106#define CONFIG_PCI_PNP /* do pci plug-and-play */
107
108#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
109#define CONFIG_DOS_PARTITION
110#endif
111
112#define CONFIG_FSL_LAW /* Use common FSL init code */
113#define CONFIG_ENV_OVERWRITE
114#define CONFIG_TSEC_ENET /* ethernet */
115
116#if defined(CONFIG_SYS_CLK_100_DDR_100)
117#define CONFIG_SYS_CLK_FREQ 100000000
118#define CONFIG_DDR_CLK_FREQ 100000000
119#elif defined(CONFIG_SYS_CLK_100_DDR_133)
120#define CONFIG_SYS_CLK_FREQ 100000000
121#define CONFIG_DDR_CLK_FREQ 133000000
122#endif
123
124#define CONFIG_MP
125
126#define CONFIG_HWCONFIG
127/*
128 * These can be toggled for performance analysis, otherwise use default.
129 */
130#define CONFIG_L2_CACHE /* toggle L2 cache */
131#define CONFIG_BTB /* enable branch predition */
132
133#define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
134#define CONFIG_SYS_MEMTEST_END 0x01ffffff
135
136/* DDR Setup */
137#define CONFIG_FSL_DDR3
138#define CONFIG_SYS_SPD_BUS_NUM 0
139#define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */
140#define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */
141#define CONFIG_FSL_DDR_INTERACTIVE
142
143#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
144
145#define CONFIG_SYS_SDRAM_SIZE (1024)
146#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
147#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
148
149#define CONFIG_DIMM_SLOTS_PER_CTLR 1
150
151/* DDR3 Controller Settings */
152#define CONFIG_CHIP_SELECTS_PER_CTRL 1
153#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
154#define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302
155#define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302
156#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
157#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
158#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
159#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
160#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
161#define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F
162
163#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
164#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
165#define CONFIG_SYS_DDR_RCW_1 0x00000000
166#define CONFIG_SYS_DDR_RCW_2 0x00000000
167#define CONFIG_SYS_DDR_CONTROL_800 0x470C0000
168#define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050
169#define CONFIG_SYS_DDR_TIMING_4_800 0x00220001
170#define CONFIG_SYS_DDR_TIMING_5_800 0x03402400
171
172#define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008
173#define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010
174#define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001
175#define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400
176
177#define CONFIG_SYS_DDR_TIMING_3_800 0x00020000
178#define CONFIG_SYS_DDR_TIMING_0_800 0x00330004
179#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846
180#define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF
181#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
182#define CONFIG_SYS_DDR_MODE_1_800 0x40461520
183#define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
184#define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000
185#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608
186
187#define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000
188#define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104
189#define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45
190#define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114
191#define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000
192#define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50
193#define CONFIG_SYS_DDR_MODE_2_1333 0x00100000
194#define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513
195#define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607
196
197/*FIXME: the following params are constant w.r.t diff freq
198combinations. this should be removed later
199*/
200#if CONFIG_DDR_CLK_FREQ == 100000000
201#define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
202#define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800
203#define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
204#define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
205#define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
206#elif CONFIG_DDR_CLK_FREQ == 133000000
207#define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333
208#define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333
209#define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333
210#define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333
211#define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333
212#else
213#define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
214#define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800
215#define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
216#define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
217#define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
218#endif
219
220
221/* relocated CCSRBAR */
222#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
223#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
224
225#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
226
Priyanka Jain64501c62013-07-02 09:21:04 +0530227/* DSP CCSRBAR */
228#define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
229#define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
230
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000231/*
232 * IFC Definitions
233 */
234/* NOR Flash on IFC */
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +0530235
236#ifdef CONFIG_SPL_BUILD
237#define CONFIG_SYS_NO_FLASH
238#endif
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000239#define CONFIG_SYS_FLASH_BASE 0x88000000
240#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */
241
242#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
243
244#define CONFIG_SYS_NOR_CSPR 0x88000101
245#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
246#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5)
247/* NOR Flash Timing Params */
248
249#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \
250 | FTIM0_NOR_TEADC(0x03) \
251 | FTIM0_NOR_TAVDS(0x00) \
252 | FTIM0_NOR_TEAHC(0x0f))
253#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \
254 | FTIM1_NOR_TRAD_NOR(0x09) \
255 | FTIM1_NOR_TSEQRAD_NOR(0x09))
256#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \
257 | FTIM2_NOR_TCH(0x4) \
258 | FTIM2_NOR_TWPH(0x7) \
259 | FTIM2_NOR_TWP(0x1e))
260#define CONFIG_SYS_NOR_FTIM3 0x0
261
262#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
263#define CONFIG_SYS_FLASH_QUIET_TEST
264#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
265#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
266
267#undef CONFIG_SYS_FLASH_CHECKSUM
268#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
269#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
270
271/* CFI for NOR Flash */
272#define CONFIG_FLASH_CFI_DRIVER
273#define CONFIG_SYS_FLASH_CFI
274#define CONFIG_SYS_FLASH_EMPTY_INFO
275#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
276
277/* NAND Flash on IFC */
278#define CONFIG_SYS_NAND_BASE 0xff800000
279#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
280
281#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
282 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
283 | CSPR_MSEL_NAND /* MSEL = NAND */ \
284 | CSPR_V)
285#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
286
287#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
288 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
289 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
290 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
291 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
292 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
293 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
294
295/* NAND Flash Timing Params */
296#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
297 | FTIM0_NAND_TWP(0x05) \
298 | FTIM0_NAND_TWCHT(0x02) \
299 | FTIM0_NAND_TWH(0x04))
300#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \
301 | FTIM1_NAND_TWBE(0x1e) \
302 | FTIM1_NAND_TRR(0x07) \
303 | FTIM1_NAND_TRP(0x05))
304#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
305 | FTIM2_NAND_TREH(0x04) \
306 | FTIM2_NAND_TWHRE(0x11))
307#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
308
309#define CONFIG_SYS_NAND_DDR_LAW 11
310
311/* NAND */
312#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
313#define CONFIG_SYS_MAX_NAND_DEVICE 1
314#define CONFIG_MTD_NAND_VERIFY_WRITE
315#define CONFIG_CMD_NAND
316
317#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
318
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +0530319#ifndef CONFIG_SPL_BUILD
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000320#define CONFIG_FSL_QIXIS
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +0530321#endif
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000322#ifdef CONFIG_FSL_QIXIS
323#define CONFIG_SYS_FPGA_BASE 0xffb00000
324#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
325#define QIXIS_BASE CONFIG_SYS_FPGA_BASE
326#define QIXIS_LBMAP_SWITCH 9
327#define QIXIS_LBMAP_MASK 0x07
328#define QIXIS_LBMAP_SHIFT 0
329#define QIXIS_LBMAP_DFLTBANK 0x00
330#define QIXIS_LBMAP_ALTBANK 0x04
331#define QIXIS_RST_CTL_RESET 0x83
332#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
333#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
334#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
335
336#define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE
337
338#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \
339 | CSPR_PORT_SIZE_8 \
340 | CSPR_MSEL_GPCM \
341 | CSPR_V)
342#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
343#define CONFIG_SYS_CSOR2 0x0
344/* CPLD Timing parameters for IFC CS3 */
345#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
346 FTIM0_GPCM_TEADC(0x0e) | \
347 FTIM0_GPCM_TEAHC(0x0e))
348#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
349 FTIM1_GPCM_TRAD(0x1f))
350#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
351 FTIM2_GPCM_TCH(0x0) | \
352 FTIM2_GPCM_TWP(0x1f))
353#define CONFIG_SYS_CS2_FTIM3 0x0
354#endif
355
356/* Set up IFC registers for boot location NOR/NAND */
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +0530357#if defined(CONFIG_NAND)
358#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
359#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
360#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
361#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
362#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
363#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
364#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
365#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
366#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
367#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
368#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
369#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
370#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
371#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
372#else
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000373#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
374#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
375#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
376#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
377#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
378#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
379#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
380#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
381#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
382#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
383#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
384#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
385#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
386#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +0530387#endif
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000388
389#define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
390#define CONFIG_BOARD_EARLY_INIT_R
391
392#define CONFIG_SYS_INIT_RAM_LOCK
393#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
394#define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
395
396#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \
397 - GENERATED_GBL_DATA_SIZE)
398#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
399
400#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/
401#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
402
403/* Serial Port */
404#define CONFIG_CONS_INDEX 1
405#undef CONFIG_SERIAL_SOFTWARE_FIFO
406#define CONFIG_SYS_NS16550
407#define CONFIG_SYS_NS16550_SERIAL
408#define CONFIG_SYS_NS16550_REG_SIZE 1
409#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +0530410#ifdef CONFIG_SPL_BUILD
411#define CONFIG_NS16550_MIN_FUNCTIONS
412#endif
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000413
414#define CONFIG_SERIAL_MULTI 1 /* Enable both serial ports */
415#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
416
417#define CONFIG_SYS_BAUDRATE_TABLE \
418 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
419
420#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
421#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
422#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700)
423#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800)
424
425/* Use the HUSH parser */
426#define CONFIG_SYS_HUSH_PARSER /* hush parser */
427#ifdef CONFIG_SYS_HUSH_PARSER
428#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
429#endif
430
431/*
432 * Pass open firmware flat tree
433 */
434#define CONFIG_OF_LIBFDT
435#define CONFIG_OF_BOARD_SETUP
436#define CONFIG_OF_STDOUT_VIA_ALIAS
437
438/* new uImage format support */
439#define CONFIG_FIT
440#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
441
Heiko Schocher00f792e2012-10-24 13:48:22 +0200442#define CONFIG_SYS_I2C
443#define CONFIG_SYS_I2C_FSL
444#define CONFIG_SYS_FSL_I2C_SPEED 400800 /* I2C speed and slave address*/
445#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
446#define CONFIG_SYS_FSL_I2C2_SPEED 400800 /* I2C speed and slave address*/
447#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
448#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
449#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000450
451/* I2C EEPROM */
452#define CONFIG_ID_EEPROM
453#ifdef CONFIG_ID_EEPROM
454#define CONFIG_SYS_I2C_EEPROM_NXID
455#endif
456#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
457#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
458#define CONFIG_SYS_EEPROM_BUS_NUM 0
459
460/* enable read and write access to EEPROM */
461#define CONFIG_CMD_EEPROM
462#define CONFIG_SYS_I2C_MULTI_EEPROMS
463#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
464#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
465#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
466
467/* I2C FPGA */
468#define CONFIG_I2C_FPGA
469#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
470
471#define CONFIG_RTC_DS3231
472#define CONFIG_SYS_I2C_RTC_ADDR 0x68
473
474/*
475 * SPI interface will not be available in case of NAND boot SPI CS0 will be
476 * used for SLIC
477 */
478/* eSPI - Enhanced SPI */
479#define CONFIG_FSL_ESPI /* SPI */
480#ifdef CONFIG_FSL_ESPI
481#define CONFIG_SPI_FLASH
482#define CONFIG_SPI_FLASH_SPANSION
483#define CONFIG_CMD_SF
484#define CONFIG_SF_DEFAULT_SPEED 10000000
485#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
486#endif
487
488#if defined(CONFIG_TSEC_ENET)
489
490#define CONFIG_MII /* MII PHY management */
491#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
492#define CONFIG_TSEC1 1
493#define CONFIG_TSEC1_NAME "eTSEC1"
494#define CONFIG_TSEC2 1
495#define CONFIG_TSEC2_NAME "eTSEC2"
496
497#define TSEC1_PHY_ADDR 0
498#define TSEC2_PHY_ADDR 1
499
500#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
501#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
502
503#define TSEC1_PHYIDX 0
504#define TSEC2_PHYIDX 0
505
506#define CONFIG_ETHPRIME "eTSEC1"
507
508#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
509
510/* TBI PHY configuration for SGMII mode */
511#define CONFIG_TSEC_TBICR_SETTINGS ( \
512 TBICR_PHY_RESET \
513 | TBICR_ANEG_ENABLE \
514 | TBICR_FULL_DUPLEX \
515 | TBICR_SPEED1_SET \
516 )
517
518#endif /* CONFIG_TSEC_ENET */
519
520#define CONFIG_MMC
521#ifdef CONFIG_MMC
522#define CONFIG_CMD_MMC
523#define CONFIG_DOS_PARTITION
524#define CONFIG_FSL_ESDHC
525#define CONFIG_GENERIC_MMC
526#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
527#endif
528
529#define CONFIG_USB_EHCI /* USB */
530#ifdef CONFIG_USB_EHCI
531#define CONFIG_CMD_USB
532#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
533#define CONFIG_USB_EHCI_FSL
534#define CONFIG_USB_STORAGE
535#define CONFIG_HAS_FSL_DR_USB
536#endif
537
538/*
539 * Environment
540 */
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000541#if defined(CONFIG_RAMBOOT_SDCARD)
542#define CONFIG_ENV_IS_IN_MMC
543#define CONFIG_SYS_MMC_ENV_DEV 0
544#define CONFIG_ENV_SIZE 0x2000
545#elif defined(CONFIG_RAMBOOT_SPIFLASH)
546#define CONFIG_ENV_IS_IN_SPI_FLASH
547#define CONFIG_ENV_SPI_BUS 0
548#define CONFIG_ENV_SPI_CS 0
549#define CONFIG_ENV_SPI_MAX_HZ 10000000
550#define CONFIG_ENV_SPI_MODE 0
551#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
552#define CONFIG_ENV_SECT_SIZE 0x10000
553#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwaha83e0c2b2013-04-16 13:28:40 +0530554#elif defined(CONFIG_NAND)
555#define CONFIG_ENV_IS_IN_NAND
556#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
557#define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
558#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
559#elif defined(CONFIG_SYS_RAMBOOT)
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000560#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
561#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
562#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000563#else
564#define CONFIG_ENV_IS_IN_FLASH
565#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
566#define CONFIG_ENV_ADDR 0xfff80000
567#else
568#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
569#endif
570#define CONFIG_ENV_SIZE 0x2000
571#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
572#endif
573
574#define CONFIG_LOADS_ECHO /* echo on for serial download */
575#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
576
577/*
578 * Command line configuration.
579 */
580#include <config_cmd_default.h>
581
582#define CONFIG_CMD_DATE
583#define CONFIG_CMD_DHCP
584#define CONFIG_CMD_ELF
585#define CONFIG_CMD_ERRATA
586#define CONFIG_CMD_I2C
587#define CONFIG_CMD_IRQ
588#define CONFIG_CMD_MII
589#define CONFIG_CMD_PING
590#define CONFIG_CMD_SETEXPR
591#define CONFIG_CMD_REGINFO
592
593#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
594#define CONFIG_CMD_EXT2
595#define CONFIG_CMD_FAT
596#define CONFIG_DOS_PARTITION
597#endif
598
599/*
600 * Miscellaneous configurable options
601 */
602#define CONFIG_SYS_LONGHELP /* undef to save memory */
603#define CONFIG_CMDLINE_EDITING /* Command-line editing */
604#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
605#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
606#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
607
608#if defined(CONFIG_CMD_KGDB)
609#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
610#else
611#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
612#endif
613#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
614 /* Print Buffer Size */
615#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
616#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
617#define CONFIG_SYS_HZ 1000 /* decrementer freq:1ms ticks */
618
619
620/*
621 * For booting Linux, the board info and command line data
622 * have to be in the first 64 MB of memory, since this is
623 * the maximum mapped by the Linux kernel during initialization.
624 */
625#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
626#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
627
628#if defined(CONFIG_CMD_KGDB)
629#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
630#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
631#endif
632
633/*
634 * Environment Configuration
635 */
636
637#if defined(CONFIG_TSEC_ENET)
638#define CONFIG_HAS_ETH0
639#define CONFIG_HAS_ETH1
640#endif
641
642#define CONFIG_HOSTNAME BSC9132qds
643#define CONFIG_ROOTPATH "/opt/nfsroot"
644#define CONFIG_BOOTFILE "uImage"
645#define CONFIG_UBOOTPATH "u-boot.bin"
646
647#define CONFIG_BAUDRATE 115200
648
649#ifdef CONFIG_SDCARD
650#define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
651#else
652#define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0"
653#endif
654
655#define CONFIG_EXTRA_ENV_SETTINGS \
656 "netdev=eth0\0" \
657 "uboot=" CONFIG_UBOOTPATH "\0" \
658 "loadaddr=1000000\0" \
659 "bootfile=uImage\0" \
660 "consoledev=ttyS0\0" \
661 "ramdiskaddr=2000000\0" \
662 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
663 "fdtaddr=c00000\0" \
664 "fdtfile=bsc9132qds.dtb\0" \
665 "bdev=sda1\0" \
666 CONFIG_DEF_HWCONFIG\
667 "othbootargs=mem=880M ramdisk_size=600000 " \
668 "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \
669 "isolcpus=0\0" \
670 "usbext2boot=setenv bootargs root=/dev/ram rw " \
671 "console=$consoledev,$baudrate $othbootargs; " \
672 "usb start;" \
673 "ext2load usb 0:4 $loadaddr $bootfile;" \
674 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
675 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
676 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
677 "debug_halt_off=mw ff7e0e30 0xf0000000;"
678
679#define CONFIG_NFSBOOTCOMMAND \
680 "setenv bootargs root=/dev/nfs rw " \
681 "nfsroot=$serverip:$rootpath " \
682 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
683 "console=$consoledev,$baudrate $othbootargs;" \
684 "tftp $loadaddr $bootfile;" \
685 "tftp $fdtaddr $fdtfile;" \
686 "bootm $loadaddr - $fdtaddr"
687
688#define CONFIG_HDBOOT \
689 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
690 "console=$consoledev,$baudrate $othbootargs;" \
691 "usb start;" \
692 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
693 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
694 "bootm $loadaddr - $fdtaddr"
695
696#define CONFIG_RAMBOOTCOMMAND \
697 "setenv bootargs root=/dev/ram rw " \
698 "console=$consoledev,$baudrate $othbootargs; " \
699 "tftp $ramdiskaddr $ramdiskfile;" \
700 "tftp $loadaddr $bootfile;" \
701 "tftp $fdtaddr $fdtfile;" \
702 "bootm $loadaddr $ramdiskaddr $fdtaddr"
703
704#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
705
706#endif /* __CONFIG_H */