blob: 265cde81a3c2b49ac6ed33949a521e992d4ac0f3 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Poonam Aggrwal49249e12011-02-09 19:17:53 +00002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Poonam Aggrwal49249e12011-02-09 19:17:53 +00004 */
5
6#include <common.h>
7#include <asm/mmu.h>
8
9struct fsl_e_tlb_entry tlb_table[] = {
10 /* TLB 0 - for temp stack in cache */
Tom Rini65cc0e22022-11-16 13:10:41 -050011 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR, CFG_SYS_INIT_RAM_ADDR,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000012 MAS3_SX|MAS3_SW|MAS3_SR, 0,
13 0, 0, BOOKE_PAGESZ_4K, 0),
Tom Rini65cc0e22022-11-16 13:10:41 -050014 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 4 * 1024 ,
15 CFG_SYS_INIT_RAM_ADDR + 4 * 1024,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000016 MAS3_SX|MAS3_SW|MAS3_SR, 0,
17 0, 0, BOOKE_PAGESZ_4K, 0),
Tom Rini65cc0e22022-11-16 13:10:41 -050018 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 8 * 1024 ,
19 CFG_SYS_INIT_RAM_ADDR + 8 * 1024,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000020 MAS3_SX|MAS3_SW|MAS3_SR, 0,
21 0, 0, BOOKE_PAGESZ_4K, 0),
Tom Rini65cc0e22022-11-16 13:10:41 -050022 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 12 * 1024 ,
23 CFG_SYS_INIT_RAM_ADDR + 12 * 1024,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000024 MAS3_SX|MAS3_SW|MAS3_SR, 0,
25 0, 0, BOOKE_PAGESZ_4K, 0),
26
27 /* TLB 1 */
28 /* *I*** - Covers boot page */
Prabhakar Kushwahaf64bd7c2013-05-07 11:19:55 +053029 SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
30 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
31 0, 0, BOOKE_PAGESZ_4K, 1),
Prabhakar Kushwahafbe76ae2013-12-11 12:42:11 +053032#ifdef CONFIG_SPL_NAND_BOOT
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +053033 SET_TLB_ENTRY(1, 0xffffe000, 0xffffe000,
34 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
Prabhakar Kushwahaf64bd7c2013-05-07 11:19:55 +053035 0, 10, BOOKE_PAGESZ_4K, 1),
36#endif
Poonam Aggrwal49249e12011-02-09 19:17:53 +000037
38 /* *I*G* - CCSRBAR */
Tom Rini65cc0e22022-11-16 13:10:41 -050039 SET_TLB_ENTRY(1, CFG_SYS_CCSRBAR, CFG_SYS_CCSRBAR_PHYS,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000040 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
41 0, 1, BOOKE_PAGESZ_1M, 1),
42
Prabhakar Kushwaha0fa934d2013-04-16 13:28:12 +053043#ifndef CONFIG_SPL_BUILD
Tom Rini65cc0e22022-11-16 13:10:41 -050044 SET_TLB_ENTRY(1, CFG_SYS_FLASH_BASE, CFG_SYS_FLASH_BASE_PHYS,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000045 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
46 0, 2, BOOKE_PAGESZ_16M, 1),
47
Tom Rini65cc0e22022-11-16 13:10:41 -050048 SET_TLB_ENTRY(1, CFG_SYS_FLASH_BASE + 0x1000000,
49 CFG_SYS_FLASH_BASE_PHYS + 0x1000000,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000050 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
51 0, 3, BOOKE_PAGESZ_16M, 1),
Poonam Aggrwal49249e12011-02-09 19:17:53 +000052
Prabhakar Kushwaha505c2932013-05-17 14:22:34 +053053#ifdef CONFIG_PCI
Poonam Aggrwal49249e12011-02-09 19:17:53 +000054 /* *I*G* - PCI */
Tom Riniecc8d422022-11-16 13:10:33 -050055 SET_TLB_ENTRY(1, CFG_SYS_PCIE1_MEM_VIRT, CFG_SYS_PCIE1_MEM_PHYS,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000056 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
57 0, 4, BOOKE_PAGESZ_1G, 1),
58
59 /* *I*G* - PCI I/O */
Tom Riniecc8d422022-11-16 13:10:33 -050060 SET_TLB_ENTRY(1, CFG_SYS_PCIE1_IO_VIRT, CFG_SYS_PCIE1_IO_PHYS,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000061 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
62 0, 5, BOOKE_PAGESZ_256K, 1),
63#endif
64#endif
65
Poonam Aggrwal49249e12011-02-09 19:17:53 +000066 /* *I*G - Board CPLD */
Tom Rini65cc0e22022-11-16 13:10:41 -050067 SET_TLB_ENTRY(1, CFG_SYS_CPLD_BASE, CFG_SYS_CPLD_BASE_PHYS,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000068 MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
69 0, 6, BOOKE_PAGESZ_256K, 1),
70
Tom Rini4e590942022-11-12 17:36:51 -050071 SET_TLB_ENTRY(1, CFG_SYS_NAND_BASE, CFG_SYS_NAND_BASE_PHYS,
Poonam Aggrwal49249e12011-02-09 19:17:53 +000072 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
73 0, 7, BOOKE_PAGESZ_1M, 1),
Poonam Aggrwal49249e12011-02-09 19:17:53 +000074
Tom Rini90f08192022-05-21 14:44:28 -040075#if defined(CONFIG_SYS_RAMBOOT) || !CONFIG_IS_ENABLED(COMMON_INIT_DDR)
Tom Rini65cc0e22022-11-16 13:10:41 -050076 SET_TLB_ENTRY(1, CFG_SYS_DDR_SDRAM_BASE, CFG_SYS_DDR_SDRAM_BASE,
York Sun316f0d02017-12-05 10:57:54 -080077 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
Ying Zhangc9e1f582014-01-24 15:50:09 +080078 0, 8, BOOKE_PAGESZ_1G, 1),
79#endif
80
Tom Rini65cc0e22022-11-16 13:10:41 -050081#ifdef CFG_SYS_INIT_L2_ADDR
Ying Zhangc9e1f582014-01-24 15:50:09 +080082 /* *I*G - L2SRAM */
Tom Rini65cc0e22022-11-16 13:10:41 -050083 SET_TLB_ENTRY(1, CFG_SYS_INIT_L2_ADDR, CFG_SYS_INIT_L2_ADDR_PHYS,
Ying Zhangc9e1f582014-01-24 15:50:09 +080084 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
85 0, 11, BOOKE_PAGESZ_256K, 1)
Poonam Aggrwal49249e12011-02-09 19:17:53 +000086#endif
87};
88
89int num_tlb_entries = ARRAY_SIZE(tlb_table);