blob: a2b5b07ea9cffe781df16beb32d452645788068f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dave Liu8bd522c2008-01-11 18:48:24 +08002/*
Scott Woode8d3ca82010-08-30 18:04:52 -05003 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
Dave Liu8bd522c2008-01-11 18:48:24 +08004 *
5 * Dave Liu <daveliu@freescale.com>
Dave Liu8bd522c2008-01-11 18:48:24 +08006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Scott Woodf1c574d2010-11-24 13:28:40 +000011#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
12#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
13#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
14#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
15#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
16
Scott Woodf1c574d2010-11-24 13:28:40 +000017#ifndef CONFIG_SYS_MONITOR_BASE
18#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
19#endif
20
Dave Liu8bd522c2008-01-11 18:48:24 +080021/*
22 * High Level Configuration Options
23 */
24#define CONFIG_E300 1 /* E300 family */
Dave Liu8bd522c2008-01-11 18:48:24 +080025#define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
26
27/*
28 * System Clock Setup
29 */
30#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
31#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
32
33/*
34 * Hardware Reset Configuration Word
35 * if CLKIN is 66.66MHz, then
36 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
37 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038#define CONFIG_SYS_HRCW_LOW (\
Dave Liu8bd522c2008-01-11 18:48:24 +080039 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
40 HRCWL_DDR_TO_SCB_CLK_2X1 |\
41 HRCWL_SVCOD_DIV_2 |\
42 HRCWL_CSB_TO_CLKIN_2X1 |\
43 HRCWL_CORE_TO_CSB_3X1)
Anton Vorontsov2e950042009-11-24 20:12:12 +030044#define CONFIG_SYS_HRCW_HIGH_BASE (\
Dave Liu8bd522c2008-01-11 18:48:24 +080045 HRCWH_PCI_HOST |\
46 HRCWH_PCI1_ARBITER_ENABLE |\
47 HRCWH_CORE_ENABLE |\
Dave Liu8bd522c2008-01-11 18:48:24 +080048 HRCWH_BOOTSEQ_DISABLE |\
49 HRCWH_SW_WATCHDOG_DISABLE |\
Dave Liu8bd522c2008-01-11 18:48:24 +080050 HRCWH_TSEC1M_IN_RGMII |\
51 HRCWH_TSEC2M_IN_RGMII |\
52 HRCWH_BIG_ENDIAN |\
53 HRCWH_LALE_NORMAL)
54
Anton Vorontsov2e950042009-11-24 20:12:12 +030055#ifdef CONFIG_NAND_SPL
56#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
57 HRCWH_FROM_0XFFF00100 |\
58 HRCWH_ROM_LOC_NAND_SP_8BIT |\
59 HRCWH_RL_EXT_NAND)
60#else
61#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
62 HRCWH_FROM_0X00000100 |\
63 HRCWH_ROM_LOC_LOCAL_16BIT |\
64 HRCWH_RL_EXT_LEGACY)
65#endif
66
Dave Liu8bd522c2008-01-11 18:48:24 +080067/*
68 * System IO Config
69 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_SICRH 0x00000000
71#define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
Dave Liu8bd522c2008-01-11 18:48:24 +080072
Anton Vorontsovb8b71ff2009-06-10 00:25:36 +040073#define CONFIG_HWCONFIG
Dave Liu8bd522c2008-01-11 18:48:24 +080074
75/*
76 * IMMR new address
77 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_SYS_IMMR 0xE0000000
Dave Liu8bd522c2008-01-11 18:48:24 +080079
80/*
81 * Arbiter Setup
82 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
Joe Hershberger6f681b72011-10-11 23:57:11 -050084#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
85#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
Dave Liu8bd522c2008-01-11 18:48:24 +080086
87/*
88 * DDR Setup
89 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
91#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
92#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
93#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Joe Hershberger6f681b72011-10-11 23:57:11 -050094#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Dave Liu8bd522c2008-01-11 18:48:24 +080095 | DDRCDR_PZ_LOZ \
96 | DDRCDR_NZ_LOZ \
97 | DDRCDR_ODT \
Joe Hershberger6f681b72011-10-11 23:57:11 -050098 | DDRCDR_Q_DRN)
Dave Liu8bd522c2008-01-11 18:48:24 +080099 /* 0x7b880001 */
100/*
101 * Manually set up DDR parameters
102 * consist of two chips HY5PS12621BFP-C4 from HYNIX
103 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_DDR_SIZE 128 /* MB */
105#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
Joe Hershberger6f681b72011-10-11 23:57:11 -0500106#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500107 | CSCONFIG_ODT_RD_NEVER \
108 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500109 | CSCONFIG_ROW_BIT_13 \
110 | CSCONFIG_COL_BIT_10)
Dave Liu8bd522c2008-01-11 18:48:24 +0800111 /* 0x80010102 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500113#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
114 | (0 << TIMING_CFG0_WRT_SHIFT) \
115 | (0 << TIMING_CFG0_RRT_SHIFT) \
116 | (0 << TIMING_CFG0_WWT_SHIFT) \
117 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
118 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
119 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
120 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liu8bd522c2008-01-11 18:48:24 +0800121 /* 0x00220802 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500122#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
123 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
124 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
125 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
126 | (6 << TIMING_CFG1_REFREC_SHIFT) \
127 | (2 << TIMING_CFG1_WRREC_SHIFT) \
128 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
129 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Howard Gregory2f2a5c32008-11-04 14:55:33 +0800130 /* 0x27256222 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500131#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
132 | (4 << TIMING_CFG2_CPO_SHIFT) \
133 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
134 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
135 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
136 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
137 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
Howard Gregory2f2a5c32008-11-04 14:55:33 +0800138 /* 0x121048c5 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500139#define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
140 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liu8bd522c2008-01-11 18:48:24 +0800141 /* 0x03600100 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500142#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Dave Liu8bd522c2008-01-11 18:48:24 +0800143 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500144 | SDRAM_CFG_DBW_32)
Dave Liu8bd522c2008-01-11 18:48:24 +0800145 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500147#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
148 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Dave Liu8bd522c2008-01-11 18:48:24 +0800149 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500150#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liu8bd522c2008-01-11 18:48:24 +0800151
152/*
153 * Memory test
154 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
156#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
157#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liu8bd522c2008-01-11 18:48:24 +0800158
159/*
160 * The reserved memory
161 */
Kevin Hao16c8c172016-07-08 11:25:14 +0800162#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500163#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liu8bd522c2008-01-11 18:48:24 +0800164
165/*
166 * Initial RAM Base Address Setup
167 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_INIT_RAM_LOCK 1
169#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200170#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500171#define CONFIG_SYS_GBL_DATA_OFFSET \
172 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liu8bd522c2008-01-11 18:48:24 +0800173
174/*
175 * Local Bus Configuration & Clock Setup
176 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500177#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
178#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_LBC_LBCR 0x00040000
Becky Bruce0914f482010-06-17 11:37:18 -0500180#define CONFIG_FSL_ELBC 1
Dave Liu8bd522c2008-01-11 18:48:24 +0800181
182/*
183 * FLASH on the Local Bus
184 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Dave Liu8bd522c2008-01-11 18:48:24 +0800186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500188#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
Dave Liu8bd522c2008-01-11 18:48:24 +0800189
Joe Hershberger6f681b72011-10-11 23:57:11 -0500190 /* Window base at flash base */
191#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500192#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
Dave Liu8bd522c2008-01-11 18:48:24 +0800193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500195/* 127 64KB sectors and 8 8KB top sectors per device */
196#define CONFIG_SYS_MAX_FLASH_SECT 135
Dave Liu8bd522c2008-01-11 18:48:24 +0800197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#undef CONFIG_SYS_FLASH_CHECKSUM
199#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
200#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liu8bd522c2008-01-11 18:48:24 +0800201
202/*
203 * NAND Flash on the Local Bus
204 */
Anton Vorontsov2e950042009-11-24 20:12:12 +0300205
206#ifdef CONFIG_NAND_SPL
207#define CONFIG_SYS_NAND_BASE 0xFFF00000
208#else
209#define CONFIG_SYS_NAND_BASE 0xE0600000
210#endif
211
Scott Woode8d3ca82010-08-30 18:04:52 -0500212#define CONFIG_MTD_PARTITION
Scott Woode8d3ca82010-08-30 18:04:52 -0500213
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_MAX_NAND_DEVICE 1
Dave Liu1ac57442008-11-04 14:55:06 +0800215#define CONFIG_NAND_FSL_ELBC 1
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500216#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
217#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
Dave Liu8bd522c2008-01-11 18:48:24 +0800218
Anton Vorontsov2e950042009-11-24 20:12:12 +0300219#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
220#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
221#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
222#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
223#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
224
Mario Six7577cb12019-01-21 09:17:41 +0100225#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
226 | BR_PS_16 /* 16 bit port */ \
227 | BR_MS_GPCM /* MSEL = GPCM */ \
228 | BR_V) /* valid */
229#define CONFIG_SYS_OR0_PRELIM (OR_AM_8MB \
230 | OR_UPM_XAM \
231 | OR_GPCM_CSNT \
232 | OR_GPCM_ACS_DIV2 \
233 | OR_GPCM_XACS \
234 | OR_GPCM_SCY_15 \
235 | OR_GPCM_TRLX_SET \
236 | OR_GPCM_EHTR_SET \
237 | OR_GPCM_EAD)
238#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500239 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500240 | BR_PS_8 /* 8 bit port */ \
Dave Liu8bd522c2008-01-11 18:48:24 +0800241 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500242 | BR_V) /* valid */
Mario Six7577cb12019-01-21 09:17:41 +0100243#define CONFIG_SYS_OR1_PRELIM \
244 (OR_AM_32KB \
Dave Liu8bd522c2008-01-11 18:48:24 +0800245 | OR_FCM_CSCT \
246 | OR_FCM_CST \
247 | OR_FCM_CHT \
248 | OR_FCM_SCY_1 \
249 | OR_FCM_TRLX \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500250 | OR_FCM_EHTR)
Dave Liu8bd522c2008-01-11 18:48:24 +0800251 /* 0xFFFF8396 */
252
Mario Six7577cb12019-01-21 09:17:41 +0100253/* Still needed for spl_minimal.c */
254#define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
255#define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
Anton Vorontsov2e950042009-11-24 20:12:12 +0300256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500258#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Dave Liu8bd522c2008-01-11 18:48:24 +0800259
Anton Vorontsov2e950042009-11-24 20:12:12 +0300260#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
261#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
262
263#if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
264 !defined(CONFIG_NAND_SPL)
265#define CONFIG_SYS_RAMBOOT
266#else
267#undef CONFIG_SYS_RAMBOOT
268#endif
269
Dave Liu8bd522c2008-01-11 18:48:24 +0800270/*
271 * Serial Port
272 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_NS16550_SERIAL
274#define CONFIG_SYS_NS16550_REG_SIZE 1
Anton Vorontsov2e950042009-11-24 20:12:12 +0300275#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Dave Liu8bd522c2008-01-11 18:48:24 +0800276
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500278 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liu8bd522c2008-01-11 18:48:24 +0800279
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
281#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liu8bd522c2008-01-11 18:48:24 +0800282
Dave Liu8bd522c2008-01-11 18:48:24 +0800283/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200284#define CONFIG_SYS_I2C
285#define CONFIG_SYS_I2C_FSL
286#define CONFIG_SYS_FSL_I2C_SPEED 400000
287#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
288#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
289#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liu8bd522c2008-01-11 18:48:24 +0800290
291/*
292 * Board info - revision and where boot from
293 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
Dave Liu8bd522c2008-01-11 18:48:24 +0800295
296/*
297 * Config on-board RTC
298 */
299#define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liu8bd522c2008-01-11 18:48:24 +0800301
302/*
303 * General PCI
304 * Addresses are mapped 1-1.
305 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500306#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
307#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
308#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
310#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
311#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
312#define CONFIG_SYS_PCI_IO_BASE 0x00000000
313#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
314#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liu8bd522c2008-01-11 18:48:24 +0800315
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
317#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
318#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liu8bd522c2008-01-11 18:48:24 +0800319
Anton Vorontsov8f11e342009-01-08 04:26:17 +0300320#define CONFIG_SYS_PCIE1_BASE 0xA0000000
321#define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
322#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
323#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
324#define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
325#define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
326#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
327#define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
328#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
329
330#define CONFIG_SYS_PCIE2_BASE 0xC0000000
331#define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
332#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
333#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
334#define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
335#define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
336#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
337#define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
338#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
339
Gabor Juhos842033e2013-05-30 07:06:12 +0000340#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillipsbe9b56d2009-07-23 14:09:38 -0500341#define CONFIG_PCIE
Dave Liu8bd522c2008-01-11 18:48:24 +0800342
Dave Liu8bd522c2008-01-11 18:48:24 +0800343#define CONFIG_EEPRO100
344#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liu8bd522c2008-01-11 18:48:24 +0800346
Anton Vorontsov25f5f0d2008-07-08 21:00:04 +0400347#define CONFIG_HAS_FSL_DR_USB
Vivek Mahajan6823e9b2009-05-25 17:23:17 +0530348#define CONFIG_SYS_SCCR_USBDRCM 3
349
Vivek Mahajan6823e9b2009-05-25 17:23:17 +0530350#define CONFIG_USB_EHCI_FSL
Joe Hershberger6f681b72011-10-11 23:57:11 -0500351#define CONFIG_USB_PHY_TYPE "utmi"
Vivek Mahajan6823e9b2009-05-25 17:23:17 +0530352#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov25f5f0d2008-07-08 21:00:04 +0400353
Dave Liu8bd522c2008-01-11 18:48:24 +0800354/*
355 * TSEC
356 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500358#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500360#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liu8bd522c2008-01-11 18:48:24 +0800361
362/*
363 * TSEC ethernet configuration
364 */
Dave Liu8bd522c2008-01-11 18:48:24 +0800365#define CONFIG_TSEC1 1
366#define CONFIG_TSEC1_NAME "eTSEC0"
367#define CONFIG_TSEC2 1
368#define CONFIG_TSEC2_NAME "eTSEC1"
369#define TSEC1_PHY_ADDR 0
370#define TSEC2_PHY_ADDR 1
371#define TSEC1_PHYIDX 0
372#define TSEC2_PHYIDX 0
373#define TSEC1_FLAGS TSEC_GIGABIT
374#define TSEC2_FLAGS TSEC_GIGABIT
375
376/* Options are: eTSEC[0-1] */
377#define CONFIG_ETHPRIME "eTSEC1"
378
379/*
Kim Phillips730e7922008-03-28 14:31:23 -0500380 * SATA
381 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips730e7922008-03-28 14:31:23 -0500383#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500385#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
386#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500387#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger6f681b72011-10-11 23:57:11 -0500389#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
390#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500391
392#ifdef CONFIG_FSL_SATA
393#define CONFIG_LBA48
Kim Phillips730e7922008-03-28 14:31:23 -0500394#endif
395
396/*
Dave Liu8bd522c2008-01-11 18:48:24 +0800397 * Environment
398 */
Masahiro Yamadad0fb0fc2014-06-04 10:26:51 +0900399#if !defined(CONFIG_SYS_RAMBOOT)
Joe Hershberger6f681b72011-10-11 23:57:11 -0500400 #define CONFIG_ENV_ADDR \
401 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200402 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
403 #define CONFIG_ENV_SIZE 0x2000
Dave Liu8bd522c2008-01-11 18:48:24 +0800404#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200406 #define CONFIG_ENV_SIZE 0x2000
Dave Liu8bd522c2008-01-11 18:48:24 +0800407#endif
408
409#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liu8bd522c2008-01-11 18:48:24 +0800411
412/*
413 * BOOTP options
414 */
415#define CONFIG_BOOTP_BOOTFILESIZE
Dave Liu8bd522c2008-01-11 18:48:24 +0800416
417/*
418 * Command line configuration.
419 */
Dave Liu8bd522c2008-01-11 18:48:24 +0800420
Dave Liu8bd522c2008-01-11 18:48:24 +0800421#undef CONFIG_WATCHDOG /* watchdog disabled */
422
423/*
424 * Miscellaneous configurable options
425 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liu8bd522c2008-01-11 18:48:24 +0800427
Dave Liu8bd522c2008-01-11 18:48:24 +0800428/*
429 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700430 * have to be in the first 256 MB of memory, since this is
Dave Liu8bd522c2008-01-11 18:48:24 +0800431 * the maximum mapped by the Linux kernel during initialization.
432 */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500433#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao63865272016-07-08 11:25:15 +0800434#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liu8bd522c2008-01-11 18:48:24 +0800435
436/*
437 * Core HID Setup
438 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500439#define CONFIG_SYS_HID0_INIT 0x000000000
440#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
441 HID0_ENABLE_INSTRUCTION_CACHE | \
Dave Liu8bd522c2008-01-11 18:48:24 +0800442 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443#define CONFIG_SYS_HID2 HID2_HBE
Dave Liu8bd522c2008-01-11 18:48:24 +0800444
445/*
446 * MMU Setup
447 */
Becky Bruce31d82672008-05-08 19:02:12 -0500448#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Dave Liu8bd522c2008-01-11 18:48:24 +0800449
450/* DDR: cache cacheable */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500451#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500452 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500453 | BATL_MEMCOHERENCE)
454#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
455 | BATU_BL_128M \
456 | BATU_VS \
457 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200458#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
459#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Dave Liu8bd522c2008-01-11 18:48:24 +0800460
461/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500462#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500463 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500464 | BATL_CACHEINHIBIT \
465 | BATL_GUARDEDSTORAGE)
466#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
467 | BATU_BL_8M \
468 | BATU_VS \
469 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200470#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
471#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Dave Liu8bd522c2008-01-11 18:48:24 +0800472
473/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500474#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500475 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500476 | BATL_MEMCOHERENCE)
477#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
478 | BATU_BL_32M \
479 | BATU_VS \
480 | BATU_VP)
481#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500482 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500483 | BATL_CACHEINHIBIT \
484 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200485#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Dave Liu8bd522c2008-01-11 18:48:24 +0800486
487/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500488#define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger6f681b72011-10-11 23:57:11 -0500489#define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
490 | BATU_BL_128K \
491 | BATU_VS \
492 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200493#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
494#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Dave Liu8bd522c2008-01-11 18:48:24 +0800495
496/* PCI MEM space: cacheable */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500497#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500498 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500499 | BATL_MEMCOHERENCE)
500#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
501 | BATU_BL_256M \
502 | BATU_VS \
503 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200504#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
505#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Dave Liu8bd522c2008-01-11 18:48:24 +0800506
507/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger6f681b72011-10-11 23:57:11 -0500508#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500509 | BATL_PP_RW \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500510 | BATL_CACHEINHIBIT \
511 | BATL_GUARDEDSTORAGE)
512#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
513 | BATU_BL_256M \
514 | BATU_VS \
515 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200516#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
517#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Dave Liu8bd522c2008-01-11 18:48:24 +0800518
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200519#define CONFIG_SYS_IBAT6L 0
520#define CONFIG_SYS_IBAT6U 0
521#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
522#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Dave Liu8bd522c2008-01-11 18:48:24 +0800523
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200524#define CONFIG_SYS_IBAT7L 0
525#define CONFIG_SYS_IBAT7U 0
526#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
527#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Dave Liu8bd522c2008-01-11 18:48:24 +0800528
Dave Liu8bd522c2008-01-11 18:48:24 +0800529#if defined(CONFIG_CMD_KGDB)
530#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liu8bd522c2008-01-11 18:48:24 +0800531#endif
532
533/*
534 * Environment Configuration
535 */
536
537#define CONFIG_ENV_OVERWRITE
538
539#if defined(CONFIG_TSEC_ENET)
540#define CONFIG_HAS_ETH0
Dave Liu8bd522c2008-01-11 18:48:24 +0800541#define CONFIG_HAS_ETH1
Dave Liu8bd522c2008-01-11 18:48:24 +0800542#endif
543
Kim Phillips79f516b2009-08-21 16:34:38 -0500544#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liu8bd522c2008-01-11 18:48:24 +0800545
Dave Liu8bd522c2008-01-11 18:48:24 +0800546#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500547 "netdev=eth0\0" \
548 "consoledev=ttyS0\0" \
549 "ramdiskaddr=1000000\0" \
550 "ramdiskfile=ramfs.83xx\0" \
551 "fdtaddr=780000\0" \
552 "fdtfile=mpc8315erdb.dtb\0" \
553 "usb_phy_type=utmi\0" \
554 ""
Dave Liu8bd522c2008-01-11 18:48:24 +0800555
556#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500557 "setenv bootargs root=/dev/nfs rw " \
558 "nfsroot=$serverip:$rootpath " \
559 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
560 "$netdev:off " \
561 "console=$consoledev,$baudrate $othbootargs;" \
562 "tftp $loadaddr $bootfile;" \
563 "tftp $fdtaddr $fdtfile;" \
564 "bootm $loadaddr - $fdtaddr"
Dave Liu8bd522c2008-01-11 18:48:24 +0800565
566#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger6f681b72011-10-11 23:57:11 -0500567 "setenv bootargs root=/dev/ram rw " \
568 "console=$consoledev,$baudrate $othbootargs;" \
569 "tftp $ramdiskaddr $ramdiskfile;" \
570 "tftp $loadaddr $bootfile;" \
571 "tftp $fdtaddr $fdtfile;" \
572 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liu8bd522c2008-01-11 18:48:24 +0800573
Dave Liu8bd522c2008-01-11 18:48:24 +0800574#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
575
576#endif /* __CONFIG_H */