blob: 07519c1e6c3be35f87a1a3f399c41a10d2f5e2b8 [file] [log] [blame]
Pavel Machek5095ee02014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyen48275c92015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5095ee02014-09-08 14:08:45 +02008
Pavel Machek5095ee02014-09-08 14:08:45 +02009
10/* Virtual target or real hardware */
11#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
12
Pavel Machek5095ee02014-09-08 14:08:45 +020013#define CONFIG_SYS_THUMB_BUILD
14
Pavel Machek5095ee02014-09-08 14:08:45 +020015/*
16 * High level configuration
17 */
18#define CONFIG_DISPLAY_CPUINFO
Marek Vasut7287d5f2014-12-30 21:29:35 +010019#define CONFIG_DISPLAY_BOARDINFO_LATE
Marek Vasut9ec74142015-07-22 05:40:12 +020020#define CONFIG_ARCH_MISC_INIT
Marek Vasutfc520892014-10-18 03:52:36 +020021#define CONFIG_ARCH_EARLY_INIT_R
Pavel Machek5095ee02014-09-08 14:08:45 +020022#define CONFIG_SYS_NO_FLASH
23#define CONFIG_CLOCKS
24
Marek Vasut251faa22015-07-09 03:41:53 +020025#define CONFIG_CRC32_VERIFY
26
Pavel Machek5095ee02014-09-08 14:08:45 +020027#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
Marek Vasutdc0a1a02016-02-11 13:59:46 +010031/* add target to build it automatically upon "make" */
32#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
33
Pavel Machek5095ee02014-09-08 14:08:45 +020034/*
35 * Memory configurations
36 */
37#define CONFIG_NR_DRAM_BANKS 1
38#define PHYS_SDRAM_1 0x0
Marek Vasut0223a952014-11-04 04:25:09 +010039#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5095ee02014-09-08 14:08:45 +020040#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
41#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
42
43#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasut7599b532015-07-12 15:23:28 +020044#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
45#define CONFIG_SYS_INIT_SP_OFFSET \
46 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
47#define CONFIG_SYS_INIT_SP_ADDR \
48 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5095ee02014-09-08 14:08:45 +020049
50#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
51#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
52#define CONFIG_SYS_TEXT_BASE 0x08000040
53#else
54#define CONFIG_SYS_TEXT_BASE 0x01000040
55#endif
56
57/*
58 * U-Boot general configurations
59 */
60#define CONFIG_SYS_LONGHELP
61#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
62#define CONFIG_SYS_PBSIZE \
63 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
64 /* Print buffer size */
65#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
66#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
67 /* Boot argument buffer size */
68#define CONFIG_VERSION_VARIABLE /* U-BOOT version */
69#define CONFIG_AUTO_COMPLETE /* Command auto complete */
70#define CONFIG_CMDLINE_EDITING /* Command history etc */
71#define CONFIG_SYS_HUSH_PARSER
72
Marek Vasutea082342015-12-05 20:08:21 +010073#ifndef CONFIG_SYS_HOSTNAME
74#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
75#endif
76
Pavel Machek5095ee02014-09-08 14:08:45 +020077/*
78 * Cache
79 */
Pavel Machek5095ee02014-09-08 14:08:45 +020080#define CONFIG_SYS_CACHELINE_SIZE 32
81#define CONFIG_SYS_L2_PL310
82#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
83
84/*
Dinh Nguyencdd4e6c2015-06-02 22:52:50 -050085 * SDRAM controller
86 */
87#define CONFIG_ALTERA_SDRAM
88
89/*
Marek Vasut8a78ca92014-09-27 01:18:29 +020090 * EPCS/EPCQx1 Serial Flash Controller
91 */
92#ifdef CONFIG_ALTERA_SPI
93#define CONFIG_CMD_SPI
94#define CONFIG_CMD_SF
95#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasut8a78ca92014-09-27 01:18:29 +020096#define CONFIG_SPI_FLASH_BAR
97/*
98 * The base address is configurable in QSys, each board must specify the
99 * base address based on it's particular FPGA configuration. Please note
100 * that the address here is incremented by 0x400 from the Base address
101 * selected in QSys, since the SPI registers are at offset +0x400.
102 * #define CONFIG_SYS_SPI_BASE 0xff240400
103 */
104#endif
105
106/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200107 * Ethernet on SoC (EMAC)
108 */
109#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5095ee02014-09-08 14:08:45 +0200110#define CONFIG_DW_ALTDESCRIPTOR
111#define CONFIG_MII
112#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
Pavel Machek5095ee02014-09-08 14:08:45 +0200113#define CONFIG_PHY_GIGE
114#endif
115
116/*
117 * FPGA Driver
118 */
119#ifdef CONFIG_CMD_FPGA
120#define CONFIG_FPGA
121#define CONFIG_FPGA_ALTERA
122#define CONFIG_FPGA_SOCFPGA
123#define CONFIG_FPGA_COUNT 1
124#endif
125
126/*
127 * L4 OSC1 Timer 0
128 */
129/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
130#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
131#define CONFIG_SYS_TIMER_COUNTS_DOWN
132#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
133#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
134#define CONFIG_SYS_TIMER_RATE 2400000
135#else
136#define CONFIG_SYS_TIMER_RATE 25000000
137#endif
138
139/*
140 * L4 Watchdog
141 */
142#ifdef CONFIG_HW_WATCHDOG
143#define CONFIG_DESIGNWARE_WATCHDOG
144#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
145#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Stefan Roesed0e932d2014-12-19 13:49:10 +0100146#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
Pavel Machek5095ee02014-09-08 14:08:45 +0200147#endif
148
149/*
150 * MMC Driver
151 */
152#ifdef CONFIG_CMD_MMC
153#define CONFIG_MMC
154#define CONFIG_BOUNCE_BUFFER
155#define CONFIG_GENERIC_MMC
156#define CONFIG_DWMMC
157#define CONFIG_SOCFPGA_DWMMC
158#define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
Pavel Machek5095ee02014-09-08 14:08:45 +0200159/* FIXME */
160/* using smaller max blk cnt to avoid flooding the limited stack we have */
161#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
162#endif
163
Stefan Roese7fb0f592014-11-07 12:37:52 +0100164/*
Marek Vasutc339ea52015-12-20 04:00:46 +0100165 * NAND Support
166 */
167#ifdef CONFIG_NAND_DENALI
168#define CONFIG_SYS_MAX_NAND_DEVICE 1
169#define CONFIG_SYS_NAND_MAX_CHIPS 1
170#define CONFIG_SYS_NAND_ONFI_DETECTION
171#define CONFIG_NAND_DENALI_ECC_SIZE 512
172#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
173#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
174#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
175#endif
176
177/*
Stefan Roeseebcaf962014-10-30 09:33:13 +0100178 * I2C support
179 */
180#define CONFIG_SYS_I2C
181#define CONFIG_SYS_I2C_DW
182#define CONFIG_SYS_I2C_BUS_MAX 4
183#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
184#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
185#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
186#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
187/* Using standard mode which the speed up to 100Kb/s */
188#define CONFIG_SYS_I2C_SPEED 100000
189#define CONFIG_SYS_I2C_SPEED1 100000
190#define CONFIG_SYS_I2C_SPEED2 100000
191#define CONFIG_SYS_I2C_SPEED3 100000
192/* Address of device when used as slave */
193#define CONFIG_SYS_I2C_SLAVE 0x02
194#define CONFIG_SYS_I2C_SLAVE1 0x02
195#define CONFIG_SYS_I2C_SLAVE2 0x02
196#define CONFIG_SYS_I2C_SLAVE3 0x02
197#ifndef __ASSEMBLY__
198/* Clock supplied to I2C controller in unit of MHz */
199unsigned int cm_get_l4_sp_clk_hz(void);
200#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
201#endif
202#define CONFIG_CMD_I2C
203
Pavel Machek5095ee02014-09-08 14:08:45 +0200204/*
Stefan Roese7fb0f592014-11-07 12:37:52 +0100205 * QSPI support
206 */
Stefan Roese7fb0f592014-11-07 12:37:52 +0100207/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutcbc95442015-07-21 16:17:39 +0200208#ifndef CONFIG_SPL_BUILD
Stefan Roese7fb0f592014-11-07 12:37:52 +0100209#define CONFIG_SPI_FLASH_MTD
Marek Vasut55b43122015-07-24 06:15:14 +0200210#define CONFIG_CMD_MTDPARTS
211#define CONFIG_MTD_DEVICE
212#define CONFIG_MTD_PARTITIONS
Chin Liang See55702fe2015-12-21 23:01:51 +0800213#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
Marek Vasutcbc95442015-07-21 16:17:39 +0200214#endif
Stefan Roese7fb0f592014-11-07 12:37:52 +0100215/* QSPI reference clock */
216#ifndef __ASSEMBLY__
217unsigned int cm_get_qspi_controller_clk_hz(void);
218#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
219#endif
220#define CONFIG_CQSPI_DECODER 0
221#define CONFIG_CMD_SF
Marek Vasutab48b192015-07-20 05:48:37 +0200222#define CONFIG_SPI_FLASH_BAR
Stefan Roese7fb0f592014-11-07 12:37:52 +0100223
Marek Vasut0c745d02015-08-19 23:23:53 +0200224/*
225 * Designware SPI support
226 */
Stefan Roesea6e73592014-11-07 13:50:34 +0100227#define CONFIG_CMD_SPI
Stefan Roesea6e73592014-11-07 13:50:34 +0100228
Stefan Roese7fb0f592014-11-07 12:37:52 +0100229/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200230 * Serial Driver
231 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200232#define CONFIG_SYS_NS16550_SERIAL
233#define CONFIG_SYS_NS16550_REG_SIZE -4
234#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
235#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
236#define CONFIG_SYS_NS16550_CLK 1000000
237#else
238#define CONFIG_SYS_NS16550_CLK 100000000
239#endif
240#define CONFIG_CONS_INDEX 1
241#define CONFIG_BAUDRATE 115200
242
243/*
Marek Vasut20cadbb2014-10-24 23:34:25 +0200244 * USB
245 */
246#ifdef CONFIG_CMD_USB
247#define CONFIG_USB_DWC2
248#define CONFIG_USB_STORAGE
Marek Vasut20cadbb2014-10-24 23:34:25 +0200249#endif
250
251/*
Marek Vasut0223a952014-11-04 04:25:09 +0100252 * USB Gadget (DFU, UMS)
253 */
254#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasute30824f2015-08-19 23:27:26 +0200255#define CONFIG_USB_GADGET_DWC2_OTG
Marek Vasut0223a952014-11-04 04:25:09 +0100256#define CONFIG_USB_GADGET_DUALSPEED
257#define CONFIG_USB_GADGET_VBUS_DRAW 2
258
259/* USB Composite download gadget - g_dnl */
Paul Kocialkowski01acd6a2015-06-12 19:56:58 +0200260#define CONFIG_USB_GADGET_DOWNLOAD
261#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut0223a952014-11-04 04:25:09 +0100262
Paul Kocialkowski01acd6a2015-06-12 19:56:58 +0200263#define CONFIG_USB_FUNCTION_DFU
Marek Vasuteba522a2015-12-20 04:00:45 +0100264#ifdef CONFIG_DM_MMC
Marek Vasut0223a952014-11-04 04:25:09 +0100265#define CONFIG_DFU_MMC
Marek Vasuteba522a2015-12-20 04:00:45 +0100266#endif
Marek Vasut0223a952014-11-04 04:25:09 +0100267#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
268#define DFU_DEFAULT_POLL_TIMEOUT 300
269
270/* USB IDs */
271#define CONFIG_G_DNL_VENDOR_NUM 0x0525 /* NetChip */
272#define CONFIG_G_DNL_PRODUCT_NUM 0xA4A5 /* Linux-USB File-backed Storage Gadget */
273#define CONFIG_G_DNL_UMS_VENDOR_NUM CONFIG_G_DNL_VENDOR_NUM
274#define CONFIG_G_DNL_UMS_PRODUCT_NUM CONFIG_G_DNL_PRODUCT_NUM
275#ifndef CONFIG_G_DNL_MANUFACTURER
Marek Vasuta5cad672015-12-05 20:05:46 +0100276#define CONFIG_G_DNL_MANUFACTURER CONFIG_SYS_VENDOR
Marek Vasut0223a952014-11-04 04:25:09 +0100277#endif
278#endif
279
280/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200281 * U-Boot environment
282 */
283#define CONFIG_SYS_CONSOLE_IS_IN_ENV
284#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
285#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
Stefan Roeseead2fb22016-03-03 16:57:38 +0100286#if !defined(CONFIG_ENV_SIZE)
Pavel Machek5095ee02014-09-08 14:08:45 +0200287#define CONFIG_ENV_SIZE 4096
Stefan Roeseead2fb22016-03-03 16:57:38 +0100288#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200289
Chin Liang See79cc48e2015-12-21 21:02:45 +0800290/* Environment for SDMMC boot */
291#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
292#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
293#define CONFIG_ENV_OFFSET 512 /* just after the MBR */
294#endif
295
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800296/* Environment for QSPI boot */
297#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
298#define CONFIG_ENV_OFFSET 0x00100000
299#define CONFIG_ENV_SECT_SIZE (64 * 1024)
300#endif
301
Pavel Machek5095ee02014-09-08 14:08:45 +0200302/*
Chin Liang See55702fe2015-12-21 23:01:51 +0800303 * mtd partitioning for serial NOR flash
304 *
305 * device nor0 <ff705000.spi.0>, # parts = 6
306 * #: name size offset mask_flags
307 * 0: u-boot 0x00100000 0x00000000 0
308 * 1: env1 0x00040000 0x00100000 0
309 * 2: env2 0x00040000 0x00140000 0
310 * 3: UBI 0x03e80000 0x00180000 0
311 * 4: boot 0x00e80000 0x00180000 0
312 * 5: rootfs 0x01000000 0x01000000 0
313 *
314 */
315#if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
316#define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
317 "1m(u-boot)," \
318 "256k(env1)," \
319 "256k(env2)," \
320 "14848k(boot)," \
321 "16m(rootfs)," \
322 "-@1536k(UBI)\0"
323#endif
324
Chin Liang See6cdd4652015-12-22 15:32:26 +0800325/* UBI and UBIFS support */
326#if defined(CONFIG_CMD_SF) || defined(CONFIG_CMD_NAND)
327#define CONFIG_CMD_UBI
328#define CONFIG_CMD_UBIFS
329#define CONFIG_RBTREE
330#define CONFIG_LZO
331#endif
332
Chin Liang See55702fe2015-12-21 23:01:51 +0800333/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200334 * SPL
Marek Vasut34584d12014-10-16 12:25:40 +0200335 *
336 * SRAM Memory layout:
337 *
338 * 0xFFFF_0000 ...... Start of SRAM
339 * 0xFFFF_xxxx ...... Top of stack (grows down)
340 * 0xFFFF_yyyy ...... Malloc area
341 * 0xFFFF_zzzz ...... Global Data
342 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5095ee02014-09-08 14:08:45 +0200343 */
344#define CONFIG_SPL_FRAMEWORK
Pavel Machek5095ee02014-09-08 14:08:45 +0200345#define CONFIG_SPL_RAM_DEVICE
Marek Vasut34584d12014-10-16 12:25:40 +0200346#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Dinh Nguyen68681602015-03-30 17:01:03 -0500347#define CONFIG_SPL_MAX_SIZE (64 * 1024)
Marek Vasut7599b532015-07-12 15:23:28 +0200348#ifdef CONFIG_SPL_BUILD
349#define CONFIG_SYS_MALLOC_SIMPLE
350#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200351
Pavel Machek5095ee02014-09-08 14:08:45 +0200352#define CONFIG_SPL_LIBCOMMON_SUPPORT
353#define CONFIG_SPL_LIBGENERIC_SUPPORT
354#define CONFIG_SPL_WATCHDOG_SUPPORT
355#define CONFIG_SPL_SERIAL_SUPPORT
Marek Vasut4197a0f2015-12-20 04:00:44 +0100356#ifdef CONFIG_DM_MMC
Marek Vasutd3f34e72015-07-10 00:04:23 +0200357#define CONFIG_SPL_MMC_SUPPORT
Marek Vasut4197a0f2015-12-20 04:00:44 +0100358#endif
359#ifdef CONFIG_DM_SPI
Marek Vasut346d6f52015-07-21 07:50:03 +0200360#define CONFIG_SPL_SPI_SUPPORT
Marek Vasut4197a0f2015-12-20 04:00:44 +0100361#endif
Marek Vasutc339ea52015-12-20 04:00:46 +0100362#ifdef CONFIG_SPL_NAND_DENALI
363#define CONFIG_SPL_NAND_SUPPORT
364#endif
Marek Vasutd3f34e72015-07-10 00:04:23 +0200365
366/* SPL SDMMC boot support */
367#ifdef CONFIG_SPL_MMC_SUPPORT
368#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
369#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
370#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
371#define CONFIG_SPL_LIBDISK_SUPPORT
372#else
373#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 3
374#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xa00 /* offset 2560 sect (1M+256k) */
375#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 800 /* 400 KB */
376#endif
377#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200378
Marek Vasut346d6f52015-07-21 07:50:03 +0200379/* SPL QSPI boot support */
380#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasut346d6f52015-07-21 07:50:03 +0200381#define CONFIG_SPL_SPI_FLASH_SUPPORT
382#define CONFIG_SPL_SPI_LOAD
383#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
384#endif
385
Marek Vasutc339ea52015-12-20 04:00:46 +0100386/* SPL NAND boot support */
387#ifdef CONFIG_SPL_NAND_SUPPORT
388#define CONFIG_SYS_NAND_USE_FLASH_BBT
389#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
390#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
391#endif
392
Dinh Nguyena717b812015-03-30 17:01:12 -0500393/*
394 * Stack setup
395 */
396#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
397
Dinh Nguyen48275c92015-12-03 16:05:59 -0600398#endif /* __CONFIG_SOCFPGA_COMMON_H__ */