wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1 | /* |
Andy Fleming | 1ced121 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 2 | * Copyright 2004,2007,2008 Freescale Semiconductor, Inc. |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 3 | * (C) Copyright 2002, 2003 Motorola Inc. |
| 4 | * Xianghua Xiao (X.Xiao@motorola.com) |
| 5 | * |
| 6 | * (C) Copyright 2000 |
| 7 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | |
Andy Fleming | 75b9d4a | 2008-08-31 16:33:26 -0500 | [diff] [blame] | 28 | #include <config.h> |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 29 | #include <common.h> |
| 30 | #include <watchdog.h> |
| 31 | #include <command.h> |
Andy Fleming | 75b9d4a | 2008-08-31 16:33:26 -0500 | [diff] [blame] | 32 | #include <tsec.h> |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 33 | #include <asm/cache.h> |
Sergei Poselenov | 740280e | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 34 | #include <asm/io.h> |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 35 | |
James Yang | 591933c | 2008-02-08 16:44:53 -0600 | [diff] [blame] | 36 | DECLARE_GLOBAL_DATA_PTR; |
| 37 | |
Andy Fleming | 1ced121 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 38 | struct cpu_type cpu_type_list [] = { |
Kumar Gala | 4dbdb76 | 2008-06-10 16:53:46 -0500 | [diff] [blame] | 39 | CPU_TYPE_ENTRY(8533, 8533), |
| 40 | CPU_TYPE_ENTRY(8533, 8533_E), |
Kumar Gala | ef50d6c | 2008-08-12 11:14:19 -0500 | [diff] [blame] | 41 | CPU_TYPE_ENTRY(8536, 8536), |
| 42 | CPU_TYPE_ENTRY(8536, 8536_E), |
Kumar Gala | 4dbdb76 | 2008-06-10 16:53:46 -0500 | [diff] [blame] | 43 | CPU_TYPE_ENTRY(8540, 8540), |
| 44 | CPU_TYPE_ENTRY(8541, 8541), |
| 45 | CPU_TYPE_ENTRY(8541, 8541_E), |
| 46 | CPU_TYPE_ENTRY(8543, 8543), |
| 47 | CPU_TYPE_ENTRY(8543, 8543_E), |
| 48 | CPU_TYPE_ENTRY(8544, 8544), |
| 49 | CPU_TYPE_ENTRY(8544, 8544_E), |
| 50 | CPU_TYPE_ENTRY(8545, 8545), |
| 51 | CPU_TYPE_ENTRY(8545, 8545_E), |
| 52 | CPU_TYPE_ENTRY(8547, 8547_E), |
| 53 | CPU_TYPE_ENTRY(8548, 8548), |
| 54 | CPU_TYPE_ENTRY(8548, 8548_E), |
| 55 | CPU_TYPE_ENTRY(8555, 8555), |
| 56 | CPU_TYPE_ENTRY(8555, 8555_E), |
| 57 | CPU_TYPE_ENTRY(8560, 8560), |
| 58 | CPU_TYPE_ENTRY(8567, 8567), |
| 59 | CPU_TYPE_ENTRY(8567, 8567_E), |
| 60 | CPU_TYPE_ENTRY(8568, 8568), |
| 61 | CPU_TYPE_ENTRY(8568, 8568_E), |
| 62 | CPU_TYPE_ENTRY(8572, 8572), |
| 63 | CPU_TYPE_ENTRY(8572, 8572_E), |
Andy Fleming | 1ced121 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 64 | }; |
| 65 | |
Anatolij Gustschin | 96026d4 | 2008-06-12 12:40:11 +0200 | [diff] [blame] | 66 | struct cpu_type *identify_cpu(u32 ver) |
Kumar Gala | 4dbdb76 | 2008-06-10 16:53:46 -0500 | [diff] [blame] | 67 | { |
| 68 | int i; |
| 69 | for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) |
| 70 | if (cpu_type_list[i].soc_ver == ver) |
| 71 | return &cpu_type_list[i]; |
| 72 | |
| 73 | return NULL; |
| 74 | } |
| 75 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 76 | int checkcpu (void) |
| 77 | { |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 78 | sys_info_t sysinfo; |
| 79 | uint lcrr; /* local bus clock ratio register */ |
| 80 | uint clkdiv; /* clock divider portion of lcrr */ |
| 81 | uint pvr, svr; |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 82 | uint fam; |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 83 | uint ver; |
| 84 | uint major, minor; |
Kumar Gala | 4dbdb76 | 2008-06-10 16:53:46 -0500 | [diff] [blame] | 85 | struct cpu_type *cpu; |
Kumar Gala | ee1e35b | 2008-05-29 01:21:24 -0500 | [diff] [blame] | 86 | #ifdef CONFIG_DDR_CLK_FREQ |
Kumar Gala | d435793 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 87 | volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); |
Jason Jin | c039111 | 2008-09-27 14:40:57 +0800 | [diff] [blame] | 88 | u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO) |
| 89 | >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT; |
Kumar Gala | ee1e35b | 2008-05-29 01:21:24 -0500 | [diff] [blame] | 90 | #else |
| 91 | u32 ddr_ratio = 0; |
| 92 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 93 | |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 94 | svr = get_svr(); |
Andy Fleming | 1ced121 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 95 | ver = SVR_SOC_VER(svr); |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 96 | major = SVR_MAJ(svr); |
Kumar Gala | ef50d6c | 2008-08-12 11:14:19 -0500 | [diff] [blame] | 97 | #ifdef CONFIG_MPC8536 |
| 98 | major &= 0x7; /* the msb of this nibble is a mfg code */ |
| 99 | #endif |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 100 | minor = SVR_MIN(svr); |
| 101 | |
wdenk | 6c9e789 | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 102 | puts("CPU: "); |
Andy Fleming | 1ced121 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 103 | |
Kumar Gala | 4dbdb76 | 2008-06-10 16:53:46 -0500 | [diff] [blame] | 104 | cpu = identify_cpu(ver); |
| 105 | if (cpu) { |
| 106 | puts(cpu->name); |
Andy Fleming | 1ced121 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 107 | |
Kim Phillips | 06b4186 | 2008-06-17 17:45:22 -0500 | [diff] [blame] | 108 | if (IS_E_PROCESSOR(svr)) |
Kumar Gala | 4dbdb76 | 2008-06-10 16:53:46 -0500 | [diff] [blame] | 109 | puts("E"); |
| 110 | } else { |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 111 | puts("Unknown"); |
Kumar Gala | 4dbdb76 | 2008-06-10 16:53:46 -0500 | [diff] [blame] | 112 | } |
Andy Fleming | 1ced121 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 113 | |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 114 | printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 115 | |
wdenk | 6c9e789 | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 116 | pvr = get_pvr(); |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 117 | fam = PVR_FAM(pvr); |
wdenk | 6c9e789 | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 118 | ver = PVR_VER(pvr); |
| 119 | major = PVR_MAJ(pvr); |
| 120 | minor = PVR_MIN(pvr); |
| 121 | |
| 122 | printf("Core: "); |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 123 | switch (fam) { |
| 124 | case PVR_FAM(PVR_85xx): |
wdenk | 6c9e789 | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 125 | puts("E500"); |
| 126 | break; |
| 127 | default: |
| 128 | puts("Unknown"); |
| 129 | break; |
| 130 | } |
| 131 | printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr); |
| 132 | |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 133 | get_sys_info(&sysinfo); |
| 134 | |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 135 | puts("Clock Configuration:\n"); |
Kumar Gala | 022f121 | 2008-04-21 09:28:36 -0500 | [diff] [blame] | 136 | printf(" CPU:%4lu MHz, ", DIV_ROUND_UP(sysinfo.freqProcessor,1000000)); |
| 137 | printf("CCB:%4lu MHz,\n", DIV_ROUND_UP(sysinfo.freqSystemBus,1000000)); |
Kumar Gala | ee1e35b | 2008-05-29 01:21:24 -0500 | [diff] [blame] | 138 | |
Kumar Gala | d435793 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 139 | switch (ddr_ratio) { |
| 140 | case 0x0: |
James Yang | e9ea679 | 2008-02-08 16:46:27 -0600 | [diff] [blame] | 141 | printf(" DDR:%4lu MHz (%lu MT/s data rate), ", |
Kumar Gala | 022f121 | 2008-04-21 09:28:36 -0500 | [diff] [blame] | 142 | DIV_ROUND_UP(sysinfo.freqDDRBus,2000000), DIV_ROUND_UP(sysinfo.freqDDRBus,1000000)); |
Kumar Gala | d435793 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 143 | break; |
| 144 | case 0x7: |
James Yang | e9ea679 | 2008-02-08 16:46:27 -0600 | [diff] [blame] | 145 | printf(" DDR:%4lu MHz (%lu MT/s data rate) (Synchronous), ", |
Kumar Gala | 022f121 | 2008-04-21 09:28:36 -0500 | [diff] [blame] | 146 | DIV_ROUND_UP(sysinfo.freqDDRBus, 2000000), DIV_ROUND_UP(sysinfo.freqDDRBus, 1000000)); |
Kumar Gala | d435793 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 147 | break; |
| 148 | default: |
James Yang | e9ea679 | 2008-02-08 16:46:27 -0600 | [diff] [blame] | 149 | printf(" DDR:%4lu MHz (%lu MT/s data rate) (Asynchronous), ", |
Kumar Gala | 022f121 | 2008-04-21 09:28:36 -0500 | [diff] [blame] | 150 | DIV_ROUND_UP(sysinfo.freqDDRBus, 2000000), DIV_ROUND_UP(sysinfo.freqDDRBus,1000000)); |
Kumar Gala | d435793 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 151 | break; |
| 152 | } |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 153 | |
| 154 | #if defined(CFG_LBC_LCRR) |
| 155 | lcrr = CFG_LBC_LCRR; |
| 156 | #else |
| 157 | { |
Kumar Gala | 04db400 | 2007-11-29 02:10:09 -0600 | [diff] [blame] | 158 | volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 159 | |
| 160 | lcrr = lbc->lcrr; |
| 161 | } |
| 162 | #endif |
| 163 | clkdiv = lcrr & 0x0f; |
| 164 | if (clkdiv == 2 || clkdiv == 4 || clkdiv == 8) { |
Kumar Gala | ef50d6c | 2008-08-12 11:14:19 -0500 | [diff] [blame] | 165 | #if defined(CONFIG_MPC8548) || defined(CONFIG_MPC8544) || \ |
| 166 | defined(CONFIG_MPC8572) || defined(CONFIG_MPC8536) |
Jon Loeliger | d9b94f2 | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 167 | /* |
| 168 | * Yes, the entire PQ38 family use the same |
| 169 | * bit-representation for twice the clock divider values. |
| 170 | */ |
| 171 | clkdiv *= 2; |
| 172 | #endif |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 173 | printf("LBC:%4lu MHz\n", |
Kumar Gala | 022f121 | 2008-04-21 09:28:36 -0500 | [diff] [blame] | 174 | DIV_ROUND_UP(sysinfo.freqSystemBus, 1000000) / clkdiv); |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 175 | } else { |
wdenk | 6c9e789 | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 176 | printf("LBC: unknown (lcrr: 0x%08x)\n", lcrr); |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 177 | } |
| 178 | |
Andy Fleming | 1ced121 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 179 | #ifdef CONFIG_CPM2 |
Wolfgang Grandegger | 6beecfb | 2008-06-05 13:11:59 +0200 | [diff] [blame] | 180 | printf("CPM: %lu Mhz\n", sysinfo.freqSystemBus / 1000000); |
Andy Fleming | 1ced121 | 2008-02-06 01:19:40 -0600 | [diff] [blame] | 181 | #endif |
wdenk | 97d80fc | 2004-06-09 00:34:46 +0000 | [diff] [blame] | 182 | |
wdenk | 6c9e789 | 2005-03-15 22:56:53 +0000 | [diff] [blame] | 183 | puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n"); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 184 | |
| 185 | return 0; |
| 186 | } |
| 187 | |
| 188 | |
| 189 | /* ------------------------------------------------------------------------- */ |
| 190 | |
| 191 | int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[]) |
| 192 | { |
Zang Roy-r61911 | 96629cb | 2006-12-05 16:42:30 +0800 | [diff] [blame] | 193 | uint pvr; |
| 194 | uint ver; |
Sergei Poselenov | 793670c | 2008-05-08 14:17:08 +0200 | [diff] [blame] | 195 | unsigned long val, msr; |
| 196 | |
Zang Roy-r61911 | 96629cb | 2006-12-05 16:42:30 +0800 | [diff] [blame] | 197 | pvr = get_pvr(); |
| 198 | ver = PVR_VER(pvr); |
Sergei Poselenov | 793670c | 2008-05-08 14:17:08 +0200 | [diff] [blame] | 199 | |
Zang Roy-r61911 | 96629cb | 2006-12-05 16:42:30 +0800 | [diff] [blame] | 200 | if (ver & 1){ |
| 201 | /* e500 v2 core has reset control register */ |
| 202 | volatile unsigned int * rstcr; |
| 203 | rstcr = (volatile unsigned int *)(CFG_IMMR + 0xE00B0); |
Wolfgang Denk | 2f15278 | 2007-05-05 18:23:11 +0200 | [diff] [blame] | 204 | *rstcr = 0x2; /* HRESET_REQ */ |
Sergei Poselenov | 793670c | 2008-05-08 14:17:08 +0200 | [diff] [blame] | 205 | udelay(100); |
| 206 | } |
| 207 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 208 | /* |
Sergei Poselenov | 793670c | 2008-05-08 14:17:08 +0200 | [diff] [blame] | 209 | * Fallthrough if the code above failed |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 210 | * Initiate hard reset in debug control register DBCR0 |
| 211 | * Make sure MSR[DE] = 1 |
| 212 | */ |
urwithsughosh@gmail.com | df90968 | 2007-09-24 13:32:13 -0400 | [diff] [blame] | 213 | |
Sergei Poselenov | 793670c | 2008-05-08 14:17:08 +0200 | [diff] [blame] | 214 | msr = mfmsr (); |
| 215 | msr |= MSR_DE; |
| 216 | mtmsr (msr); |
urwithsughosh@gmail.com | df90968 | 2007-09-24 13:32:13 -0400 | [diff] [blame] | 217 | |
Sergei Poselenov | 793670c | 2008-05-08 14:17:08 +0200 | [diff] [blame] | 218 | val = mfspr(DBCR0); |
| 219 | val |= 0x70000000; |
| 220 | mtspr(DBCR0,val); |
| 221 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 222 | return 1; |
| 223 | } |
| 224 | |
| 225 | |
| 226 | /* |
| 227 | * Get timebase clock frequency |
| 228 | */ |
| 229 | unsigned long get_tbclk (void) |
| 230 | { |
James Yang | 591933c | 2008-02-08 16:44:53 -0600 | [diff] [blame] | 231 | return (gd->bus_clk + 4UL)/8UL; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 232 | } |
| 233 | |
| 234 | |
| 235 | #if defined(CONFIG_WATCHDOG) |
| 236 | void |
| 237 | watchdog_reset(void) |
| 238 | { |
| 239 | int re_enable = disable_interrupts(); |
| 240 | reset_85xx_watchdog(); |
| 241 | if (re_enable) enable_interrupts(); |
| 242 | } |
| 243 | |
| 244 | void |
| 245 | reset_85xx_watchdog(void) |
| 246 | { |
| 247 | /* |
| 248 | * Clear TSR(WIS) bit by writing 1 |
| 249 | */ |
| 250 | unsigned long val; |
Andy Fleming | 03b81b4 | 2007-04-23 01:44:44 -0500 | [diff] [blame] | 251 | val = mfspr(SPRN_TSR); |
| 252 | val |= TSR_WIS; |
| 253 | mtspr(SPRN_TSR, val); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 254 | } |
| 255 | #endif /* CONFIG_WATCHDOG */ |
| 256 | |
| 257 | #if defined(CONFIG_DDR_ECC) |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 258 | void dma_init(void) { |
Kumar Gala | 04db400 | 2007-11-29 02:10:09 -0600 | [diff] [blame] | 259 | volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 260 | |
| 261 | dma->satr0 = 0x02c40000; |
| 262 | dma->datr0 = 0x02c40000; |
Andy Fleming | 03b81b4 | 2007-04-23 01:44:44 -0500 | [diff] [blame] | 263 | dma->sr0 = 0xfffffff; /* clear any errors */ |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 264 | asm("sync; isync; msync"); |
| 265 | return; |
| 266 | } |
| 267 | |
| 268 | uint dma_check(void) { |
Kumar Gala | 04db400 | 2007-11-29 02:10:09 -0600 | [diff] [blame] | 269 | volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 270 | volatile uint status = dma->sr0; |
| 271 | |
| 272 | /* While the channel is busy, spin */ |
| 273 | while((status & 4) == 4) { |
| 274 | status = dma->sr0; |
| 275 | } |
| 276 | |
Andy Fleming | 03b81b4 | 2007-04-23 01:44:44 -0500 | [diff] [blame] | 277 | /* clear MR0[CS] channel start bit */ |
| 278 | dma->mr0 &= 0x00000001; |
| 279 | asm("sync;isync;msync"); |
| 280 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 281 | if (status != 0) { |
| 282 | printf ("DMA Error: status = %x\n", status); |
| 283 | } |
| 284 | return status; |
| 285 | } |
| 286 | |
| 287 | int dma_xfer(void *dest, uint count, void *src) { |
Kumar Gala | 04db400 | 2007-11-29 02:10:09 -0600 | [diff] [blame] | 288 | volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 289 | |
| 290 | dma->dar0 = (uint) dest; |
| 291 | dma->sar0 = (uint) src; |
| 292 | dma->bcr0 = count; |
| 293 | dma->mr0 = 0xf000004; |
| 294 | asm("sync;isync;msync"); |
| 295 | dma->mr0 = 0xf000005; |
| 296 | asm("sync;isync;msync"); |
| 297 | return dma_check(); |
| 298 | } |
| 299 | #endif |
Andy Fleming | 75b9d4a | 2008-08-31 16:33:26 -0500 | [diff] [blame] | 300 | |
Sergei Poselenov | 740280e | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 301 | /* |
Sergei Poselenov | 59f6305 | 2008-08-15 15:42:11 +0200 | [diff] [blame] | 302 | * Configures a UPM. The function requires the respective MxMR to be set |
| 303 | * before calling this function. "size" is the number or entries, not a sizeof. |
Sergei Poselenov | 740280e | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 304 | */ |
| 305 | void upmconfig (uint upm, uint * table, uint size) |
| 306 | { |
| 307 | int i, mdr, mad, old_mad = 0; |
| 308 | volatile u32 *mxmr; |
| 309 | volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); |
Sergei Poselenov | 740280e | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 310 | volatile u32 *brp,*orp; |
| 311 | volatile u8* dummy = NULL; |
| 312 | int upmmask; |
| 313 | |
| 314 | switch (upm) { |
| 315 | case UPMA: |
| 316 | mxmr = &lbc->mamr; |
| 317 | upmmask = BR_MS_UPMA; |
| 318 | break; |
| 319 | case UPMB: |
| 320 | mxmr = &lbc->mbmr; |
| 321 | upmmask = BR_MS_UPMB; |
| 322 | break; |
| 323 | case UPMC: |
| 324 | mxmr = &lbc->mcmr; |
| 325 | upmmask = BR_MS_UPMC; |
| 326 | break; |
| 327 | default: |
| 328 | printf("%s: Bad UPM index %d to configure\n", __FUNCTION__, upm); |
| 329 | hang(); |
| 330 | } |
| 331 | |
| 332 | /* Find the address for the dummy write transaction */ |
| 333 | for (brp = &lbc->br0, orp = &lbc->or0, i = 0; i < 8; |
| 334 | i++, brp += 2, orp += 2) { |
Wolfgang Denk | e093a24 | 2008-06-28 23:34:37 +0200 | [diff] [blame] | 335 | |
Sergei Poselenov | 740280e | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 336 | /* Look for a valid BR with selected UPM */ |
Sergei Poselenov | 59f6305 | 2008-08-15 15:42:11 +0200 | [diff] [blame] | 337 | if ((in_be32(brp) & (BR_V | BR_MSEL)) == (BR_V | upmmask)) { |
| 338 | dummy = (volatile u8*)(in_be32(brp) & BR_BA); |
Sergei Poselenov | 740280e | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 339 | break; |
| 340 | } |
| 341 | } |
| 342 | |
| 343 | if (i == 8) { |
| 344 | printf("Error: %s() could not find matching BR\n", __FUNCTION__); |
| 345 | hang(); |
| 346 | } |
| 347 | |
| 348 | for (i = 0; i < size; i++) { |
| 349 | /* 1 */ |
Sergei Poselenov | 59f6305 | 2008-08-15 15:42:11 +0200 | [diff] [blame] | 350 | out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_WARR | i); |
Sergei Poselenov | 740280e | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 351 | /* 2 */ |
| 352 | out_be32(&lbc->mdr, table[i]); |
| 353 | /* 3 */ |
| 354 | mdr = in_be32(&lbc->mdr); |
| 355 | /* 4 */ |
| 356 | *(volatile u8 *)dummy = 0; |
| 357 | /* 5 */ |
| 358 | do { |
Sergei Poselenov | 59f6305 | 2008-08-15 15:42:11 +0200 | [diff] [blame] | 359 | mad = in_be32(mxmr) & MxMR_MAD_MSK; |
Sergei Poselenov | 740280e | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 360 | } while (mad <= old_mad && !(!mad && i == (size-1))); |
| 361 | old_mad = mad; |
| 362 | } |
Sergei Poselenov | 59f6305 | 2008-08-15 15:42:11 +0200 | [diff] [blame] | 363 | out_be32(mxmr, (in_be32(mxmr) & 0x4fffffc0) | MxMR_OP_NORM); |
Sergei Poselenov | 740280e | 2008-06-06 15:42:40 +0200 | [diff] [blame] | 364 | } |
Ben Warren | dd35479 | 2008-06-23 22:57:27 -0700 | [diff] [blame] | 365 | |
Andy Fleming | 75b9d4a | 2008-08-31 16:33:26 -0500 | [diff] [blame] | 366 | |
| 367 | /* |
| 368 | * Initializes on-chip ethernet controllers. |
| 369 | * to override, implement board_eth_init() |
Ben Warren | dd35479 | 2008-06-23 22:57:27 -0700 | [diff] [blame] | 370 | */ |
Ben Warren | dd35479 | 2008-06-23 22:57:27 -0700 | [diff] [blame] | 371 | int cpu_eth_init(bd_t *bis) |
| 372 | { |
Andy Fleming | 75b9d4a | 2008-08-31 16:33:26 -0500 | [diff] [blame] | 373 | #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85xx_FEC) |
| 374 | tsec_standard_init(bis); |
Ben Warren | dd35479 | 2008-06-23 22:57:27 -0700 | [diff] [blame] | 375 | #endif |
Andy Fleming | 75b9d4a | 2008-08-31 16:33:26 -0500 | [diff] [blame] | 376 | |
Ben Warren | dd35479 | 2008-06-23 22:57:27 -0700 | [diff] [blame] | 377 | return 0; |
| 378 | } |