blob: 138a94137303fc20e581addf80d143aa42d2f691 [file] [log] [blame]
Magnus Lilja8449f282009-07-01 01:07:55 +02001/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
Stefano Babic86271112011-03-14 15:43:56 +010033#include <asm/arch/imx-regs.h>
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010034
Magnus Lilja8449f282009-07-01 01:07:55 +020035/* High Level Configuration Options */
Fabio Estevame89f1f92011-04-26 11:04:37 +000036#define CONFIG_ARM1136 /* This is an arm1136 CPU core */
37#define CONFIG_MX31 /* in a mx31 */
Magnus Lilja8449f282009-07-01 01:07:55 +020038
39#define CONFIG_DISPLAY_CPUINFO
40#define CONFIG_DISPLAY_BOARDINFO
41
Fabio Estevame89f1f92011-04-26 11:04:37 +000042#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
43#define CONFIG_SETUP_MEMORY_TAGS
44#define CONFIG_INITRD_TAG
Magnus Lilja8449f282009-07-01 01:07:55 +020045
Fabio Estevam9aa3c6a2011-09-22 08:07:14 +000046#define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
47
Magnus Liljad08e5ca2009-07-04 10:31:24 +020048#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Magnus Lilja8449f282009-07-01 01:07:55 +020049#define CONFIG_SKIP_LOWLEVEL_INIT
Magnus Liljad08e5ca2009-07-04 10:31:24 +020050#endif
Magnus Lilja8449f282009-07-01 01:07:55 +020051
52/*
53 * Size of malloc() pool
54 */
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010055#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
Magnus Lilja8449f282009-07-01 01:07:55 +020056
57/*
58 * Hardware drivers
59 */
60
Fabio Estevame89f1f92011-04-26 11:04:37 +000061#define CONFIG_MXC_UART
Stefano Babic40f6fff2011-11-22 15:22:39 +010062#define CONFIG_MXC_UART_BASE UART1_BASE
Fabio Estevamb73850f2011-04-10 08:17:50 +000063#define CONFIG_HW_WATCHDOG
Stefano Babic6f2a4be2011-09-07 10:51:43 +000064#define CONFIG_MXC_GPIO
Magnus Lilja8449f282009-07-01 01:07:55 +020065
Fabio Estevame89f1f92011-04-26 11:04:37 +000066#define CONFIG_HARD_SPI
67#define CONFIG_MXC_SPI
Magnus Lilja8449f282009-07-01 01:07:55 +020068#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic9f481e92010-08-23 20:41:19 +020069#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Magnus Lilja8449f282009-07-01 01:07:55 +020070
Stefano Babic877a4382011-10-08 11:04:22 +020071/* PMIC Controller */
Łukasz Majewskibe3b51a2012-11-13 03:22:14 +000072#define CONFIG_POWER
73#define CONFIG_POWER_SPI
74#define CONFIG_POWER_FSL
Stefano Babicdfe5e142010-04-16 17:11:19 +020075#define CONFIG_FSL_PMIC_BUS 1
76#define CONFIG_FSL_PMIC_CS 2
77#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic9f481e92010-08-23 20:41:19 +020078#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babic877a4382011-10-08 11:04:22 +020079#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam4e8b7542011-10-24 06:44:15 +000080#define CONFIG_RTC_MC13XXX
Magnus Lilja8449f282009-07-01 01:07:55 +020081
Magnus Lilja8449f282009-07-01 01:07:55 +020082/* allow to overwrite serial and ethaddr */
83#define CONFIG_ENV_OVERWRITE
84#define CONFIG_CONS_INDEX 1
85#define CONFIG_BAUDRATE 115200
Magnus Lilja8449f282009-07-01 01:07:55 +020086
87/***********************************************************
88 * Command definition
89 ***********************************************************/
90
91#include <config_cmd_default.h>
92
93#define CONFIG_CMD_MII
94#define CONFIG_CMD_PING
Fabio Estevamfc971022011-06-15 03:36:23 +000095#define CONFIG_CMD_DHCP
Magnus Lilja8449f282009-07-01 01:07:55 +020096#define CONFIG_CMD_SPI
97#define CONFIG_CMD_DATE
Magnus Lilja38a8b3e2010-01-17 17:46:11 +010098#define CONFIG_CMD_NAND
Fabio Estevam0c23d842012-04-23 06:31:18 +000099#define CONFIG_CMD_BOOTZ
Magnus Lilja8449f282009-07-01 01:07:55 +0200100
101/*
102 * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
103 * that CFG_NO_FLASH is undefined).
104 */
105#undef CONFIG_CMD_IMLS
106
Helmut Raiger9660e442011-10-20 04:19:47 +0000107#define CONFIG_BOARD_LATE_INIT
Fabio Estevamb73850f2011-04-10 08:17:50 +0000108
Fabio Estevam562e6c62012-11-16 05:09:09 +0000109#define CONFIG_BOOTDELAY 1
Magnus Lilja8449f282009-07-01 01:07:55 +0200110
111#define CONFIG_EXTRA_ENV_SETTINGS \
112 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
113 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
114 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
115 "bootcmd=run bootcmd_net\0" \
116 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100117 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
118 "prg_uboot=tftpboot 0x81000000 u-boot-nand.bin; " \
119 "nand erase 0x0 0x40000; " \
120 "nand write 0x81000000 0x0 0x40000\0"
Magnus Lilja8449f282009-07-01 01:07:55 +0200121
Fabio Estevame89f1f92011-04-26 11:04:37 +0000122#define CONFIG_SMC911X
Ben Warren736fead2009-07-20 22:01:11 -0700123#define CONFIG_SMC911X_BASE 0xB6000000
Fabio Estevame89f1f92011-04-26 11:04:37 +0000124#define CONFIG_SMC911X_32_BIT
Magnus Lilja8449f282009-07-01 01:07:55 +0200125
126/*
127 * Miscellaneous configurable options
128 */
129#define CONFIG_SYS_LONGHELP /* undef to save memory */
Fabio Estevamb6e6ebb2011-09-15 13:18:23 +0000130#define CONFIG_SYS_PROMPT "MX31PDK U-Boot > "
Magnus Lilja8449f282009-07-01 01:07:55 +0200131#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
132/* Print Buffer Size */
133#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
134 sizeof(CONFIG_SYS_PROMPT)+16)
135/* max number of command args */
136#define CONFIG_SYS_MAXARGS 16
137/* Boot Argument Buffer Size */
138#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
139
140/* memtest works on */
141#define CONFIG_SYS_MEMTEST_START 0x80000000
Fabio Estevam304e49e2012-02-09 14:25:07 +0000142#define CONFIG_SYS_MEMTEST_END 0x80010000
Magnus Lilja8449f282009-07-01 01:07:55 +0200143
144/* default load address */
145#define CONFIG_SYS_LOAD_ADDR 0x81000000
146
147#define CONFIG_SYS_HZ 1000
148
Fabio Estevame89f1f92011-04-26 11:04:37 +0000149#define CONFIG_CMDLINE_EDITING
Magnus Lilja8449f282009-07-01 01:07:55 +0200150
151/*-----------------------------------------------------------------------
Magnus Lilja8449f282009-07-01 01:07:55 +0200152 * Physical Memory Map
153 */
154#define CONFIG_NR_DRAM_BANKS 1
155#define PHYS_SDRAM_1 CSD0_BASE
156#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Fabio Estevame89f1f92011-04-26 11:04:37 +0000157#define CONFIG_BOARD_EARLY_INIT_F
Magnus Lilja8449f282009-07-01 01:07:55 +0200158
Fabio Estevamed3df722011-02-09 01:17:55 +0000159#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
160#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
161#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Fabio Estevam026ca652011-07-04 09:29:46 +0000162#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
163 GENERATED_GBL_DATA_SIZE)
164#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
165 CONFIG_SYS_GBL_DATA_OFFSET)
Fabio Estevamed3df722011-02-09 01:17:55 +0000166
Magnus Lilja8449f282009-07-01 01:07:55 +0200167/*-----------------------------------------------------------------------
168 * FLASH and environment organization
169 */
170/* No NOR flash present */
Fabio Estevame89f1f92011-04-26 11:04:37 +0000171#define CONFIG_SYS_NO_FLASH
Magnus Lilja8449f282009-07-01 01:07:55 +0200172
Fabio Estevame89f1f92011-04-26 11:04:37 +0000173#define CONFIG_ENV_IS_IN_NAND
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100174#define CONFIG_ENV_OFFSET 0x40000
175#define CONFIG_ENV_OFFSET_REDUND 0x60000
176#define CONFIG_ENV_SIZE (128 * 1024)
Magnus Lilja8449f282009-07-01 01:07:55 +0200177
Magnus Lilja38a8b3e2010-01-17 17:46:11 +0100178/*
179 * NAND driver
180 */
181#define CONFIG_NAND_MXC
182#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
183#define CONFIG_SYS_MAX_NAND_DEVICE 1
184#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
185#define CONFIG_MXC_NAND_HWECC
186#define CONFIG_SYS_NAND_LARGEPAGE
Magnus Lilja8449f282009-07-01 01:07:55 +0200187
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200188/* NAND configuration for the NAND_SPL */
189
190/* Start copying real U-boot from the second page */
191#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800
192#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x30000
193/* Load U-Boot to this address */
194#define CONFIG_SYS_NAND_U_BOOT_DST 0x87f00000
195#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
196
197#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
198#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
199#define CONFIG_SYS_NAND_PAGE_COUNT 64
200#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
201#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
202
203
204/* Configuration of lowlevel_init.S (clocks and SDRAM) */
205#define CCM_CCMR_SETUP 0x074B0BF5
Benoît Thébaudeau9e0081d2012-08-14 08:43:07 +0000206#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
207 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \
208 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \
209 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
210#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
Magnus Liljad08e5ca2009-07-04 10:31:24 +0200211 PLL_MFN(12))
212
213#define ESDMISC_MDDR_SETUP 0x00000004
214#define ESDMISC_MDDR_RESET_DL 0x0000000c
215#define ESDCFG0_MDDR_SETUP 0x006ac73a
216
217#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
218#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
219 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
220#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
221#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
222#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
223#define ESDCTL_RW ESDCTL_SETTINGS
224
Magnus Lilja8449f282009-07-01 01:07:55 +0200225#endif /* __CONFIG_H */