wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2000-2002 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | #include <common.h> |
| 25 | #include <mpc8260.h> |
| 26 | #include <asm/cpm_8260.h> |
| 27 | #include <ioports.h> |
| 28 | |
| 29 | static void config_8260_ioports (volatile immap_t * immr) |
| 30 | { |
| 31 | int portnum; |
| 32 | |
| 33 | for (portnum = 0; portnum < 4; portnum++) { |
| 34 | uint pmsk = 0, |
| 35 | ppar = 0, |
| 36 | psor = 0, |
| 37 | pdir = 0, |
| 38 | podr = 0, |
| 39 | pdat = 0; |
| 40 | iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0]; |
| 41 | iop_conf_t *eiopc = iopc + 32; |
| 42 | uint msk = 1; |
| 43 | |
| 44 | /* |
| 45 | * NOTE: |
| 46 | * index 0 refers to pin 31, |
| 47 | * index 31 refers to pin 0 |
| 48 | */ |
| 49 | while (iopc < eiopc) { |
| 50 | if (iopc->conf) { |
| 51 | pmsk |= msk; |
| 52 | if (iopc->ppar) |
| 53 | ppar |= msk; |
| 54 | if (iopc->psor) |
| 55 | psor |= msk; |
| 56 | if (iopc->pdir) |
| 57 | pdir |= msk; |
| 58 | if (iopc->podr) |
| 59 | podr |= msk; |
| 60 | if (iopc->pdat) |
| 61 | pdat |= msk; |
| 62 | } |
| 63 | |
| 64 | msk <<= 1; |
| 65 | iopc++; |
| 66 | } |
| 67 | |
| 68 | if (pmsk != 0) { |
| 69 | volatile ioport_t *iop = ioport_addr (immr, portnum); |
| 70 | uint tpmsk = ~pmsk; |
| 71 | |
| 72 | /* |
| 73 | * the (somewhat confused) paragraph at the |
| 74 | * bottom of page 35-5 warns that there might |
| 75 | * be "unknown behaviour" when programming |
| 76 | * PSORx and PDIRx, if PPARx = 1, so I |
| 77 | * decided this meant I had to disable the |
| 78 | * dedicated function first, and enable it |
| 79 | * last. |
| 80 | */ |
| 81 | iop->ppar &= tpmsk; |
| 82 | iop->psor = (iop->psor & tpmsk) | psor; |
wdenk | 6dd652f | 2003-06-19 23:40:20 +0000 | [diff] [blame^] | 83 | iop->podr = (iop->podr & tpmsk) | podr; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 84 | iop->pdat = (iop->pdat & tpmsk) | pdat; |
| 85 | iop->pdir = (iop->pdir & tpmsk) | pdir; |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 86 | iop->ppar |= ppar; |
| 87 | } |
| 88 | } |
| 89 | } |
| 90 | |
| 91 | /* |
| 92 | * Breath some life into the CPU... |
| 93 | * |
| 94 | * Set up the memory map, |
| 95 | * initialize a bunch of registers, |
| 96 | * initialize the UPM's |
| 97 | */ |
| 98 | void cpu_init_f (volatile immap_t * immr) |
| 99 | { |
| 100 | DECLARE_GLOBAL_DATA_PTR; |
| 101 | |
| 102 | volatile memctl8260_t *memctl = &immr->im_memctl; |
| 103 | extern void m8260_cpm_reset (void); |
| 104 | |
| 105 | /* Pointer is writable since we allocated a register for it */ |
| 106 | gd = (gd_t *) (CFG_INIT_RAM_ADDR + CFG_GBL_DATA_OFFSET); |
| 107 | |
| 108 | /* Clear initial global data */ |
| 109 | memset ((void *) gd, 0, sizeof (gd_t)); |
| 110 | |
| 111 | /* RSR - Reset Status Register - clear all status (5-4) */ |
| 112 | gd->reset_status = immr->im_clkrst.car_rsr; |
| 113 | immr->im_clkrst.car_rsr = RSR_ALLBITS; |
| 114 | |
| 115 | /* RMR - Reset Mode Register - contains checkstop reset enable (5-5) */ |
| 116 | immr->im_clkrst.car_rmr = CFG_RMR; |
| 117 | |
| 118 | /* BCR - Bus Configuration Register (4-25) */ |
| 119 | immr->im_siu_conf.sc_bcr = CFG_BCR; |
| 120 | |
| 121 | /* SIUMCR - contains debug pin configuration (4-31) */ |
| 122 | immr->im_siu_conf.sc_siumcr = CFG_SIUMCR; |
| 123 | |
| 124 | config_8260_ioports (immr); |
| 125 | |
| 126 | /* initialize time counter status and control register (4-40) */ |
| 127 | immr->im_sit.sit_tmcntsc = CFG_TMCNTSC; |
| 128 | |
| 129 | /* initialize the PIT (4-42) */ |
| 130 | immr->im_sit.sit_piscr = CFG_PISCR; |
| 131 | |
| 132 | #if !defined(CONFIG_COGENT) /* done in start.S for the cogent */ |
| 133 | /* System clock control register (9-8) */ |
| 134 | immr->im_clkrst.car_sccr = CFG_SCCR; |
| 135 | #endif /* !CONFIG_COGENT */ |
| 136 | |
| 137 | /* |
| 138 | * Memory Controller: |
| 139 | */ |
| 140 | |
| 141 | /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary |
| 142 | * addresses - these have to be modified later when FLASH size |
| 143 | * has been determined |
| 144 | */ |
| 145 | |
| 146 | #if defined(CFG_OR0_REMAP) |
| 147 | memctl->memc_or0 = CFG_OR0_REMAP; |
| 148 | #endif |
| 149 | #if defined(CFG_OR1_REMAP) |
| 150 | memctl->memc_or1 = CFG_OR1_REMAP; |
| 151 | #endif |
| 152 | |
| 153 | /* now restrict to preliminary range */ |
| 154 | memctl->memc_br0 = CFG_BR0_PRELIM; |
| 155 | memctl->memc_or0 = CFG_OR0_PRELIM; |
| 156 | |
| 157 | #if defined(CFG_BR1_PRELIM) && defined(CFG_OR1_PRELIM) |
| 158 | memctl->memc_or1 = CFG_OR1_PRELIM; |
| 159 | memctl->memc_br1 = CFG_BR1_PRELIM; |
| 160 | #endif |
| 161 | |
| 162 | #if defined(CFG_BR2_PRELIM) && defined(CFG_OR2_PRELIM) |
| 163 | memctl->memc_or2 = CFG_OR2_PRELIM; |
| 164 | memctl->memc_br2 = CFG_BR2_PRELIM; |
| 165 | #endif |
| 166 | |
| 167 | #if defined(CFG_BR3_PRELIM) && defined(CFG_OR3_PRELIM) |
| 168 | memctl->memc_or3 = CFG_OR3_PRELIM; |
| 169 | memctl->memc_br3 = CFG_BR3_PRELIM; |
| 170 | #endif |
| 171 | |
| 172 | #if defined(CFG_BR4_PRELIM) && defined(CFG_OR4_PRELIM) |
| 173 | memctl->memc_or4 = CFG_OR4_PRELIM; |
| 174 | memctl->memc_br4 = CFG_BR4_PRELIM; |
| 175 | #endif |
| 176 | |
| 177 | #if defined(CFG_BR5_PRELIM) && defined(CFG_OR5_PRELIM) |
| 178 | memctl->memc_or5 = CFG_OR5_PRELIM; |
| 179 | memctl->memc_br5 = CFG_BR5_PRELIM; |
| 180 | #endif |
| 181 | |
| 182 | #if defined(CFG_BR6_PRELIM) && defined(CFG_OR6_PRELIM) |
| 183 | memctl->memc_or6 = CFG_OR6_PRELIM; |
| 184 | memctl->memc_br6 = CFG_BR6_PRELIM; |
| 185 | #endif |
| 186 | |
| 187 | #if defined(CFG_BR7_PRELIM) && defined(CFG_OR7_PRELIM) |
| 188 | memctl->memc_or7 = CFG_OR7_PRELIM; |
| 189 | memctl->memc_br7 = CFG_BR7_PRELIM; |
| 190 | #endif |
| 191 | |
| 192 | #if defined(CFG_BR8_PRELIM) && defined(CFG_OR8_PRELIM) |
| 193 | memctl->memc_or8 = CFG_OR8_PRELIM; |
| 194 | memctl->memc_br8 = CFG_BR8_PRELIM; |
| 195 | #endif |
| 196 | |
| 197 | #if defined(CFG_BR9_PRELIM) && defined(CFG_OR9_PRELIM) |
| 198 | memctl->memc_or9 = CFG_OR9_PRELIM; |
| 199 | memctl->memc_br9 = CFG_BR9_PRELIM; |
| 200 | #endif |
| 201 | |
| 202 | #if defined(CFG_BR10_PRELIM) && defined(CFG_OR10_PRELIM) |
| 203 | memctl->memc_or10 = CFG_OR10_PRELIM; |
| 204 | memctl->memc_br10 = CFG_BR10_PRELIM; |
| 205 | #endif |
| 206 | |
| 207 | #if defined(CFG_BR11_PRELIM) && defined(CFG_OR11_PRELIM) |
| 208 | memctl->memc_or11 = CFG_OR11_PRELIM; |
| 209 | memctl->memc_br11 = CFG_BR11_PRELIM; |
| 210 | #endif |
| 211 | |
| 212 | m8260_cpm_reset (); |
| 213 | } |
| 214 | |
| 215 | /* |
| 216 | * initialize higher level parts of CPU like time base and timers |
| 217 | */ |
| 218 | int cpu_init_r (void) |
| 219 | { |
| 220 | DECLARE_GLOBAL_DATA_PTR; |
| 221 | |
| 222 | volatile immap_t *immr = (immap_t *) gd->bd->bi_immr_base; |
| 223 | |
| 224 | immr->im_cpm.cp_rccr = CFG_RCCR; |
| 225 | |
| 226 | return (0); |
| 227 | } |
| 228 | |
| 229 | /* |
| 230 | * print out the reason for the reset |
| 231 | */ |
| 232 | int prt_8260_rsr (void) |
| 233 | { |
| 234 | DECLARE_GLOBAL_DATA_PTR; |
| 235 | |
| 236 | static struct { |
| 237 | ulong mask; |
| 238 | char *desc; |
| 239 | } bits[] = { |
| 240 | { |
| 241 | RSR_JTRS, "JTAG"}, { |
| 242 | RSR_CSRS, "Check Stop"}, { |
| 243 | RSR_SWRS, "Software Watchdog"}, { |
| 244 | RSR_BMRS, "Bus Monitor"}, { |
| 245 | RSR_ESRS, "External Soft"}, { |
| 246 | RSR_EHRS, "External Hard"} |
| 247 | }; |
| 248 | static int n = sizeof bits / sizeof bits[0]; |
| 249 | ulong rsr = gd->reset_status; |
| 250 | int i; |
| 251 | char *sep; |
| 252 | |
wdenk | 4532cb6 | 2003-04-27 22:52:51 +0000 | [diff] [blame] | 253 | puts (CPU_ID_STR " Reset Status:"); |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 254 | |
| 255 | sep = " "; |
| 256 | for (i = 0; i < n; i++) |
| 257 | if (rsr & bits[i].mask) { |
| 258 | printf ("%s%s", sep, bits[i].desc); |
| 259 | sep = ", "; |
| 260 | } |
| 261 | |
| 262 | puts ("\n\n"); |
| 263 | return (0); |
| 264 | } |