blob: d01abcee13c14121dfd8db0eeea8f21440b36363 [file] [log] [blame]
Tom Warren3f82b1d2011-01-27 10:58:05 +00001/*
2 * (C) Copyright 2010,2011
3 * NVIDIA Corporation <www.nvidia.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Tom Warren3f82b1d2011-01-27 10:58:05 +00006 */
7
8#include <common.h>
9#include <ns16550.h>
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000010#include <linux/compiler.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000011#include <asm/io.h>
Simon Glassb4ba2be2011-08-30 06:23:13 +000012#include <asm/arch/clock.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000013#ifdef CONFIG_LCD
Simon Glass1b24a502012-10-17 13:24:52 +000014#include <asm/arch/display.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000015#endif
Lucas Stachc0720af2012-09-29 10:02:09 +000016#include <asm/arch/funcmux.h>
Tom Warren3f82b1d2011-01-27 10:58:05 +000017#include <asm/arch/pinmux.h>
Simon Glass87236262012-04-02 13:18:54 +000018#include <asm/arch/pmu.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000019#ifdef CONFIG_PWM_TEGRA
Simon Glasse1ae0d12012-10-17 13:24:49 +000020#include <asm/arch/pwm.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000021#endif
Tom Warren150c2492012-09-19 15:50:56 -070022#include <asm/arch/tegra.h>
Tom Warren150c2492012-09-19 15:50:56 -070023#include <asm/arch-tegra/board.h>
24#include <asm/arch-tegra/clk_rst.h>
25#include <asm/arch-tegra/pmc.h>
26#include <asm/arch-tegra/sys_proto.h>
27#include <asm/arch-tegra/uart.h>
28#include <asm/arch-tegra/warmboot.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000029#ifdef CONFIG_TEGRA_CLOCK_SCALING
30#include <asm/arch/emc.h>
31#endif
32#ifdef CONFIG_USB_EHCI_TEGRA
Lucas Stach7ae18f32013-02-07 07:16:29 +000033#include <asm/arch-tegra/usb.h>
Mateusz Zalega16297cf2013-10-04 19:22:26 +020034#include <usb.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000035#endif
Tom Warrenc9aa8312013-02-21 12:31:30 +000036#ifdef CONFIG_TEGRA_MMC
Tom Warren190be1f2013-02-26 12:26:55 -070037#include <asm/arch-tegra/tegra_mmc.h>
Tom Warrenc9aa8312013-02-21 12:31:30 +000038#include <asm/arch-tegra/mmc.h>
39#endif
Simon Glasscb445fb2012-02-03 15:13:57 +000040#include <i2c.h>
Tom Warren6d6c0ba2012-12-11 13:34:17 +000041#include <spi.h>
Jimmy Zhangc5b34a22012-04-10 05:17:06 +000042#include "emc.h"
Tom Warren3f82b1d2011-01-27 10:58:05 +000043
44DECLARE_GLOBAL_DATA_PTR;
45
Tom Warren29f3e3f2012-09-04 17:00:24 -070046const struct tegra_sysinfo sysinfo = {
47 CONFIG_TEGRA_BOARD_STRING
Tom Warren3f82b1d2011-01-27 10:58:05 +000048};
49
Stephen Warren07bbd482014-03-21 12:28:52 -060050void __pinmux_init(void)
51{
52}
53
54void pinmux_init(void) __attribute__((weak, alias("__pinmux_init")));
55
Simon Glassf10393e2012-02-27 10:52:50 +000056void __pin_mux_usb(void)
57{
58}
59
60void pin_mux_usb(void) __attribute__((weak, alias("__pin_mux_usb")));
61
Stephen Warrene0284942012-06-12 08:33:40 +000062void __pin_mux_spi(void)
63{
64}
65
66void pin_mux_spi(void) __attribute__((weak, alias("__pin_mux_spi")));
67
Lucas Stach0cd10c72012-09-25 20:21:14 +000068void __gpio_early_init_uart(void)
69{
70}
71
72void gpio_early_init_uart(void)
73__attribute__((weak, alias("__gpio_early_init_uart")));
74
Tom Warrendcd12512014-01-24 12:46:11 -070075#if defined(CONFIG_TEGRA_NAND)
Lucas Stachc0720af2012-09-29 10:02:09 +000076void __pin_mux_nand(void)
77{
78 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
79}
80
81void pin_mux_nand(void) __attribute__((weak, alias("__pin_mux_nand")));
Tom Warrendcd12512014-01-24 12:46:11 -070082#endif
Lucas Stachc0720af2012-09-29 10:02:09 +000083
Marc Dietrich716d9432012-11-25 11:26:11 +000084void __pin_mux_display(void)
85{
86}
87
88void pin_mux_display(void) __attribute__((weak, alias("__pin_mux_display")));
89
Tom Warrenf4ef6662011-04-14 12:09:41 +000090/*
Wei Ni5aff0212012-04-02 13:18:58 +000091 * Routine: power_det_init
92 * Description: turn off power detects
93 */
94static void power_det_init(void)
95{
Allen Martin00a27492012-08-31 08:30:00 +000096#if defined(CONFIG_TEGRA20)
Tom Warren29f3e3f2012-09-04 17:00:24 -070097 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni5aff0212012-04-02 13:18:58 +000098
99 /* turn off power detects */
100 writel(0, &pmc->pmc_pwr_det_latch);
101 writel(0, &pmc->pmc_pwr_det);
102#endif
103}
104
105/*
Tom Warren3f82b1d2011-01-27 10:58:05 +0000106 * Routine: board_init
107 * Description: Early hardware init.
108 */
109int board_init(void)
110{
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000111 __maybe_unused int err;
112
Simon Glassa04eba92011-11-05 04:46:51 +0000113 /* Do clocks and UART first so that printf() works */
Simon Glass4ed59e72011-09-21 12:40:04 +0000114 clock_init();
115 clock_verify();
116
Allen Martin78f47b72013-03-16 18:58:07 +0000117#ifdef CONFIG_FDT_SPI
Stephen Warrene0284942012-06-12 08:33:40 +0000118 pin_mux_spi();
Tom Warren9112ef82011-11-05 09:48:11 +0000119 spi_init();
120#endif
Allen Martinb19f5742013-01-29 13:51:28 +0000121
Simon Glasse1ae0d12012-10-17 13:24:49 +0000122#ifdef CONFIG_PWM_TEGRA
123 if (pwm_init(gd->fdt_blob))
124 debug("%s: Failed to init pwm\n", __func__);
125#endif
Simon Glass1b24a502012-10-17 13:24:52 +0000126#ifdef CONFIG_LCD
Marc Dietrich716d9432012-11-25 11:26:11 +0000127 pin_mux_display();
Simon Glass1b24a502012-10-17 13:24:52 +0000128 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
129#endif
Tom Warren3f82b1d2011-01-27 10:58:05 +0000130 /* boot param addr */
131 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni5aff0212012-04-02 13:18:58 +0000132
133 power_det_init();
134
Simon Glass1f2ba722012-10-30 07:28:53 +0000135#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glasscb445fb2012-02-03 15:13:57 +0000136#ifndef CONFIG_SYS_I2C_INIT_BOARD
137#error "You must define CONFIG_SYS_I2C_INIT_BOARD to use i2c on Nvidia boards"
138#endif
139 i2c_init_board();
Simon Glass87236262012-04-02 13:18:54 +0000140# ifdef CONFIG_TEGRA_PMU
141 if (pmu_set_nominal())
142 debug("Failed to select nominal voltages\n");
Jimmy Zhangc5b34a22012-04-10 05:17:06 +0000143# ifdef CONFIG_TEGRA_CLOCK_SCALING
144 err = board_emc_init();
145 if (err)
146 debug("Memory controller init failed: %d\n", err);
147# endif
148# endif /* CONFIG_TEGRA_PMU */
Simon Glass1f2ba722012-10-30 07:28:53 +0000149#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren3f82b1d2011-01-27 10:58:05 +0000150
Simon Glassf10393e2012-02-27 10:52:50 +0000151#ifdef CONFIG_USB_EHCI_TEGRA
152 pin_mux_usb();
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200153 usb_process_devicetree(gd->fdt_blob);
Simon Glassf10393e2012-02-27 10:52:50 +0000154#endif
Mateusz Zalega16297cf2013-10-04 19:22:26 +0200155
Simon Glass1b24a502012-10-17 13:24:52 +0000156#ifdef CONFIG_LCD
157 tegra_lcd_check_next_stage(gd->fdt_blob, 0);
158#endif
Simon Glassf10393e2012-02-27 10:52:50 +0000159
Lucas Stachc0720af2012-09-29 10:02:09 +0000160#ifdef CONFIG_TEGRA_NAND
161 pin_mux_nand();
162#endif
163
Tom Warren29f3e3f2012-09-04 17:00:24 -0700164#ifdef CONFIG_TEGRA_LP0
Allen Martina49716a2012-08-31 08:30:11 +0000165 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
166 warmboot_save_sdram_params();
167
Simon Glass67ac5792012-04-02 13:18:57 +0000168 /* prepare the WB code to LP0 location */
169 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
170#endif
171
Tom Warren3f82b1d2011-01-27 10:58:05 +0000172 return 0;
173}
Tom Warren21ef6a12011-05-31 10:30:37 +0000174
Simon Glass3e00dbd2011-09-21 12:40:03 +0000175#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000176static void __gpio_early_init(void)
177{
178}
179
180void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
181
Simon Glass3e00dbd2011-09-21 12:40:03 +0000182int board_early_init_f(void)
183{
Tom Warren6d6c0ba2012-12-11 13:34:17 +0000184 pinmux_init();
Simon Glassf46a9452011-11-28 15:04:40 +0000185 board_init_uart_f();
Simon Glass3e00dbd2011-09-21 12:40:03 +0000186
187 /* Initialize periph GPIOs */
Thierry Redingcb7a1cf2012-06-04 20:02:27 +0000188 gpio_early_init();
Simon Glassa04eba92011-11-05 04:46:51 +0000189 gpio_early_init_uart();
Simon Glass1b24a502012-10-17 13:24:52 +0000190#ifdef CONFIG_LCD
191 tegra_lcd_early_init(gd->fdt_blob);
192#endif
Lucas Stach0cd10c72012-09-25 20:21:14 +0000193
Simon Glass3e00dbd2011-09-21 12:40:03 +0000194 return 0;
195}
196#endif /* EARLY_INIT */
Simon Glass1b24a502012-10-17 13:24:52 +0000197
198int board_late_init(void)
199{
200#ifdef CONFIG_LCD
201 /* Make sure we finish initing the LCD */
202 tegra_lcd_check_next_stage(gd->fdt_blob, 1);
203#endif
204 return 0;
205}
Tom Warrenc9aa8312013-02-21 12:31:30 +0000206
207#if defined(CONFIG_TEGRA_MMC)
208void __pin_mux_mmc(void)
209{
210}
211
212void pin_mux_mmc(void) __attribute__((weak, alias("__pin_mux_mmc")));
213
214/* this is a weak define that we are overriding */
215int board_mmc_init(bd_t *bd)
216{
217 debug("%s called\n", __func__);
218
219 /* Enable muxes, etc. for SDMMC controllers */
220 pin_mux_mmc();
221
222 debug("%s: init MMC\n", __func__);
223 tegra_mmc_init();
224
225 return 0;
226}
Tom Warren190be1f2013-02-26 12:26:55 -0700227
228void pad_init_mmc(struct mmc_host *host)
229{
230#if defined(CONFIG_TEGRA30)
231 enum periph_id id = host->mmc_id;
232 u32 val;
233
234 debug("%s: sdmmc address = %08x, id = %d\n", __func__,
235 (unsigned int)host->reg, id);
236
237 /* Set the pad drive strength for SDMMC1 or 3 only */
238 if (id != PERIPH_ID_SDMMC1 && id != PERIPH_ID_SDMMC3) {
239 debug("%s: settings are only valid for SDMMC1/SDMMC3!\n",
240 __func__);
241 return;
242 }
243
244 val = readl(&host->reg->sdmemcmppadctl);
245 val &= 0xFFFFFFF0;
246 val |= MEMCOMP_PADCTRL_VREF;
247 writel(val, &host->reg->sdmemcmppadctl);
248
249 val = readl(&host->reg->autocalcfg);
250 val &= 0xFFFF0000;
251 val |= AUTO_CAL_PU_OFFSET | AUTO_CAL_PD_OFFSET | AUTO_CAL_ENABLED;
252 writel(val, &host->reg->autocalcfg);
253#endif /* T30 */
254}
255#endif /* MMC */