stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001-2003 |
| 3 | * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * board/config.h - configuration options, board specific |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
| 31 | /* |
| 32 | * High Level Configuration Options |
| 33 | * (easy to change) |
| 34 | */ |
| 35 | |
| 36 | #define CONFIG_405EP 1 /* This is a PPC405 CPU */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 37 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 38 | #define CONFIG_HUB405 1 /* ...on a HUB405 board */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 39 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 40 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
| 41 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 42 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 43 | #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 44 | |
stroese | 47b1e3d | 2005-03-01 17:26:39 +0000 | [diff] [blame] | 45 | #define CONFIG_BOARD_TYPES 1 /* support board types */ |
| 46 | |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 47 | #define CONFIG_BAUDRATE 9600 |
| 48 | #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */ |
| 49 | |
| 50 | #undef CONFIG_BOOTARGS |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 51 | #undef CONFIG_BOOTCOMMAND |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 52 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 53 | #define CONFIG_PREBOOT /* enable preboot variable */ |
| 54 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 56 | |
Ben Warren | 96e21f8 | 2008-10-27 23:50:15 -0700 | [diff] [blame] | 57 | #define CONFIG_PPC4xx_EMAC |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 58 | #define CONFIG_MII 1 /* MII PHY management */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 59 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 60 | #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */ |
| 61 | |
| 62 | #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/ |
Ben Warren | 18cc7af | 2009-04-28 16:50:53 -0700 | [diff] [blame] | 63 | #define CONFIG_NET_MULTI |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 64 | |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 65 | |
Jon Loeliger | 6c4f4da | 2007-07-08 10:09:35 -0500 | [diff] [blame] | 66 | /* |
Jon Loeliger | 1179943 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 67 | * BOOTP options |
| 68 | */ |
| 69 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 70 | #define CONFIG_BOOTP_BOOTPATH |
| 71 | #define CONFIG_BOOTP_GATEWAY |
| 72 | #define CONFIG_BOOTP_HOSTNAME |
| 73 | |
| 74 | |
| 75 | /* |
Jon Loeliger | 6c4f4da | 2007-07-08 10:09:35 -0500 | [diff] [blame] | 76 | * Command line configuration. |
| 77 | */ |
| 78 | #include <config_cmd_default.h> |
| 79 | |
| 80 | #define CONFIG_CMD_DHCP |
| 81 | #define CONFIG_CMD_IRQ |
| 82 | #define CONFIG_CMD_ELF |
| 83 | #define CONFIG_CMD_NAND |
| 84 | #define CONFIG_CMD_I2C |
| 85 | #define CONFIG_CMD_MII |
| 86 | #define CONFIG_CMD_PING |
| 87 | #define CONFIG_CMD_EEPROM |
| 88 | |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 89 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 90 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 91 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 92 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 93 | |
| 94 | /* |
| 95 | * Miscellaneous configurable options |
| 96 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 97 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 98 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ |
| 101 | #ifdef CONFIG_SYS_HUSH_PARSER |
| 102 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 103 | #endif |
| 104 | |
Jon Loeliger | 6c4f4da | 2007-07-08 10:09:35 -0500 | [diff] [blame] | 105 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 107 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 109 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 111 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 112 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 113 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 114 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 115 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 116 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 119 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_BASE_BAUD 691200 |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 123 | #undef CONFIG_UART1_CONSOLE /* define for uart1 as console */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 124 | |
| 125 | /* The following table includes the supported baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 127 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
| 128 | 57600, 115200, 230400, 460800, 921600 } |
| 129 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
| 131 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 132 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 134 | |
| 135 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ |
| 136 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 137 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 138 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 140 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 141 | /* Ethernet stuff */ |
| 142 | #define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */ |
| 143 | #define CONFIG_ETHADDR 00:50:C2:1E:AF:FE |
wdenk | e2ffd59 | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 144 | #define CONFIG_HAS_ETH1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 145 | #define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD |
| 146 | |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 147 | /*----------------------------------------------------------------------- |
| 148 | * NAND-FLASH stuff |
| 149 | *----------------------------------------------------------------------- |
| 150 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ |
Matthias Fuchs | bd84ee4 | 2007-07-09 10:10:06 +0200 | [diff] [blame] | 153 | #define NAND_BIG_DELAY_US 25 |
Bartlomiej Sieka | addb2e1 | 2006-03-05 18:57:33 +0100 | [diff] [blame] | 154 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | #define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */ |
| 156 | #define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */ |
| 157 | #define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */ |
| 158 | #define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 159 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */ |
| 161 | #define CONFIG_SYS_NAND_QUIET 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 162 | |
Wolfgang Denk | 170c197 | 2009-07-18 15:32:10 +0200 | [diff] [blame] | 163 | #define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */ |
| 164 | |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 165 | /*----------------------------------------------------------------------- |
| 166 | * PCI stuff |
| 167 | *----------------------------------------------------------------------- |
| 168 | */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 169 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ |
| 170 | #define PCI_HOST_FORCE 1 /* configure as pci host */ |
| 171 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 172 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 173 | #undef CONFIG_PCI /* include pci support */ |
| 174 | #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */ |
| 175 | #undef CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 176 | /* resource configuration */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 177 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 178 | #undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
| 181 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */ |
| 182 | #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/ |
| 183 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ |
| 184 | #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */ |
| 185 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ |
| 186 | #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */ |
| 187 | #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */ |
| 188 | #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 189 | |
| 190 | /*----------------------------------------------------------------------- |
| 191 | * Start addresses for the final memory configuration |
| 192 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 194 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 196 | #define CONFIG_SYS_FLASH_BASE 0xFFFC0000 |
| 197 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 198 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */ |
| 199 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 200 | |
| 201 | /* |
| 202 | * For booting Linux, the board info and command line data |
| 203 | * have to be in the first 8 MB of memory, since this is |
| 204 | * the maximum mapped by the Linux kernel during initialization. |
| 205 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 207 | /*----------------------------------------------------------------------- |
| 208 | * FLASH organization |
| 209 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 211 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 212 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 214 | #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 215 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
| 217 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ |
| 218 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 219 | /* |
| 220 | * The following defines are added for buggy IOP480 byte interface. |
| 221 | * All other boards should use the standard values (CPCI405 etc.) |
| 222 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
| 224 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ |
| 225 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 226 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 227 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 228 | |
| 229 | #if 0 /* test-only */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */ |
| 231 | #define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 232 | #endif |
| 233 | |
| 234 | /*----------------------------------------------------------------------- |
| 235 | * Environment Variable setup |
| 236 | */ |
Jean-Christophe PLAGNIOL-VILLARD | bb1f8b4 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 237 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 238 | #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */ |
| 239 | #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 240 | /* total size of a CAT24WC16 is 2048 bytes */ |
| 241 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */ |
| 243 | #define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 244 | |
| 245 | /*----------------------------------------------------------------------- |
| 246 | * I2C EEPROM (CAT24WC16) for environment |
| 247 | */ |
| 248 | #define CONFIG_HARD_I2C /* I2c with hardware support */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 250 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 251 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 252 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */ |
| 253 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 254 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 255 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
| 256 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 257 | /* 16 byte page write mode using*/ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 258 | /* last 4 bits of the address */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 259 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 260 | |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 261 | /* |
| 262 | * Init Memory Controller: |
| 263 | * |
| 264 | * BR0/1 and OR0/1 (FLASH) |
| 265 | */ |
| 266 | |
| 267 | #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */ |
| 268 | |
| 269 | /*----------------------------------------------------------------------- |
| 270 | * External Bus Controller (EBC) Setup |
| 271 | */ |
| 272 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 273 | /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 274 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
| 275 | /*#define CONFIG_SYS_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */ |
| 276 | #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 277 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 278 | /* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 279 | #define CONFIG_SYS_EBC_PB1AP 0x92015480 |
| 280 | #define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 281 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 282 | /* Memory Bank 2 (8 Bit Peripheral: UART) initialization */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 283 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 284 | #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 285 | #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 286 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 287 | #define CONFIG_SYS_EBC_PB2AP 0x92015480 |
| 288 | #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 289 | #endif |
| 290 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 291 | #define DUART0_BA 0xF0000000 /* DUART Base Address */ |
| 292 | #define DUART1_BA 0xF0000008 /* DUART Base Address */ |
| 293 | #define DUART2_BA 0xF0000010 /* DUART Base Address */ |
| 294 | #define DUART3_BA 0xF0000018 /* DUART Base Address */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 295 | #define CONFIG_SYS_NAND_BASE 0xF4000000 |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 296 | |
| 297 | /*----------------------------------------------------------------------- |
| 298 | * FPGA stuff |
| 299 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 300 | #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */ |
| 301 | #define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 302 | |
| 303 | /* FPGA program pin configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 304 | #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */ |
| 305 | #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */ |
| 306 | #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */ |
| 307 | #define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */ |
| 308 | #define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 309 | |
| 310 | /*----------------------------------------------------------------------- |
| 311 | * Definitions for initial stack pointer and data area (in data cache) |
| 312 | */ |
| 313 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 314 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 315 | |
| 316 | /* On Chip Memory location */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 317 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
| 318 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 |
| 319 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ |
| 320 | #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */ |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 321 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 322 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
| 323 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) |
| 324 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 325 | |
| 326 | /*----------------------------------------------------------------------- |
| 327 | * Definitions for GPIO setup (PPC405EP specific) |
| 328 | * |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 329 | * GPIO0[0] - External Bus Controller BLAST output |
| 330 | * GPIO0[1-9] - Instruction trace outputs -> GPIO |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 331 | * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs |
| 332 | * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO |
| 333 | * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs |
| 334 | * GPIO0[24-27] - UART0 control signal inputs/outputs |
| 335 | * GPIO0[28-29] - UART1 data signal input/output |
| 336 | * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs |
| 337 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 338 | #define CONFIG_SYS_GPIO0_OSRH 0x40000550 |
| 339 | #define CONFIG_SYS_GPIO0_OSRL 0x00000110 |
| 340 | #define CONFIG_SYS_GPIO0_ISR1H 0x00000000 |
| 341 | #define CONFIG_SYS_GPIO0_ISR1L 0x15555445 |
| 342 | #define CONFIG_SYS_GPIO0_TSRH 0x00000000 |
| 343 | #define CONFIG_SYS_GPIO0_TSRL 0x00000000 |
| 344 | #define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 345 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 346 | #define CONFIG_SYS_DUART_RST (0x80000000 >> 14) |
| 347 | #define CONFIG_SYS_UART2_RS232 (0x80000000 >> 5) |
| 348 | #define CONFIG_SYS_UART3_RS232 (0x80000000 >> 6) |
| 349 | #define CONFIG_SYS_UART4_RS232 (0x80000000 >> 7) |
| 350 | #define CONFIG_SYS_UART5_RS232 (0x80000000 >> 8) |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 351 | |
| 352 | /* |
| 353 | * Internal Definitions |
| 354 | * |
| 355 | * Boot Flags |
| 356 | */ |
| 357 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 358 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 359 | |
| 360 | /* |
| 361 | * Default speed selection (cpu_plb_opb_ebc) in mhz. |
| 362 | * This value will be set if iic boot eprom is disabled. |
| 363 | */ |
| 364 | #if 0 |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 365 | #define PLLMR0_DEFAULT PLLMR0_266_133_66_33 |
| 366 | #define PLLMR1_DEFAULT PLLMR1_266_133_66_33 |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 367 | #endif |
| 368 | #if 0 |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 369 | #define PLLMR0_DEFAULT PLLMR0_200_100_50_33 |
| 370 | #define PLLMR1_DEFAULT PLLMR1_200_100_50_33 |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 371 | #endif |
| 372 | #if 1 |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 373 | #define PLLMR0_DEFAULT PLLMR0_133_66_66_33 |
| 374 | #define PLLMR1_DEFAULT PLLMR1_133_66_66_33 |
stroese | 13fdf8a | 2003-09-12 08:55:18 +0000 | [diff] [blame] | 375 | #endif |
| 376 | |
| 377 | #endif /* __CONFIG_H */ |