blob: 37e371ff2df8467175a4edf8b2f778038aa14e66 [file] [log] [blame]
Stelian Pop2118ebb2008-05-08 18:52:25 +02001/*
2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
26#include <asm/arch/at91sam9rl.h>
27#include <asm/arch/at91sam9rl_matrix.h>
28#include <asm/arch/at91sam9_smc.h>
29#include <asm/arch/at91_pmc.h>
30#include <asm/arch/at91_rstc.h>
31#include <asm/arch/gpio.h>
32#include <asm/arch/io.h>
Stelian Pop761c70b2008-05-08 14:52:32 +020033#include <lcd.h>
34#include <atmel_lcdc.h>
Stelian Pop2118ebb2008-05-08 18:52:25 +020035#if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
36#include <net.h>
37#endif
38
39DECLARE_GLOBAL_DATA_PTR;
40
41/* ------------------------------------------------------------------------- */
42/*
43 * Miscelaneous platform dependent initialisations
44 */
45
46static void at91sam9rlek_serial_hw_init(void)
47{
48#ifdef CONFIG_USART0
49 at91_set_A_periph(AT91_PIN_PA6, 1); /* TXD0 */
50 at91_set_A_periph(AT91_PIN_PA7, 0); /* RXD0 */
51 at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US0);
52#endif
53
54#ifdef CONFIG_USART1
55 at91_set_A_periph(AT91_PIN_PA11, 1); /* TXD1 */
56 at91_set_A_periph(AT91_PIN_PA12, 0); /* RXD1 */
57 at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US1);
58#endif
59
60#ifdef CONFIG_USART2
61 at91_set_A_periph(AT91_PIN_PA13, 1); /* TXD2 */
62 at91_set_A_periph(AT91_PIN_PA14, 0); /* RXD2 */
63 at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_US2);
64#endif
65
66#ifdef CONFIG_USART3 /* DBGU */
67 at91_set_A_periph(AT91_PIN_PA21, 0); /* DRXD */
68 at91_set_A_periph(AT91_PIN_PA22, 1); /* DTXD */
69 at91_sys_write(AT91_PMC_PCER, 1 << AT91_ID_SYS);
70#endif
71}
72
73#ifdef CONFIG_CMD_NAND
74static void at91sam9rlek_nand_hw_init(void)
75{
76 unsigned long csa;
77
78 /* Enable CS3 */
79 csa = at91_sys_read(AT91_MATRIX_EBICSA);
80 at91_sys_write(AT91_MATRIX_EBICSA,
81 csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
82
83 /* Configure SMC CS3 for NAND/SmartMedia */
84 at91_sys_write(AT91_SMC_SETUP(3),
Patrice Vilchezd3bcdf82008-05-27 11:15:29 +020085 AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(0) |
86 AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(0));
Stelian Pop2118ebb2008-05-08 18:52:25 +020087 at91_sys_write(AT91_SMC_PULSE(3),
Patrice Vilchezd3bcdf82008-05-27 11:15:29 +020088 AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) |
89 AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3));
Stelian Pop2118ebb2008-05-08 18:52:25 +020090 at91_sys_write(AT91_SMC_CYCLE(3),
Patrice Vilchezd3bcdf82008-05-27 11:15:29 +020091 AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5));
Stelian Pop2118ebb2008-05-08 18:52:25 +020092 at91_sys_write(AT91_SMC_MODE(3),
93 AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
94 AT91_SMC_EXNWMODE_DISABLE |
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#ifdef CONFIG_SYS_NAND_DBW_16
Stelian Pop2118ebb2008-05-08 18:52:25 +020096 AT91_SMC_DBW_16 |
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#else /* CONFIG_SYS_NAND_DBW_8 */
Stelian Pop2118ebb2008-05-08 18:52:25 +020098 AT91_SMC_DBW_8 |
99#endif
Patrice Vilchezd3bcdf82008-05-27 11:15:29 +0200100 AT91_SMC_TDF_(2));
Stelian Pop2118ebb2008-05-08 18:52:25 +0200101
102 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_PIOD);
103
104 /* Configure RDY/BSY */
105 at91_set_gpio_input(AT91_PIN_PD17, 1);
106
107 /* Enable NandFlash */
108 at91_set_gpio_output(AT91_PIN_PB6, 1);
109
110 at91_set_A_periph(AT91_PIN_PB4, 0); /* NANDOE */
111 at91_set_A_periph(AT91_PIN_PB5, 0); /* NANDWE */
112}
113#endif
114
115#ifdef CONFIG_HAS_DATAFLASH
116static void at91sam9rlek_spi_hw_init(void)
117{
118 at91_set_A_periph(AT91_PIN_PA28, 0); /* SPI0_NPCS0 */
119
120 at91_set_A_periph(AT91_PIN_PA25, 0); /* SPI0_MISO */
121 at91_set_A_periph(AT91_PIN_PA26, 0); /* SPI0_MOSI */
122 at91_set_A_periph(AT91_PIN_PA27, 0); /* SPI0_SPCK */
123
124 /* Enable clock */
125 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_SPI);
126}
127#endif
128
Stelian Pop761c70b2008-05-08 14:52:32 +0200129#ifdef CONFIG_LCD
130vidinfo_t panel_info = {
131 vl_col: 240,
132 vl_row: 320,
133 vl_clk: 4965000,
134 vl_sync: ATMEL_LCDC_INVLINE_INVERTED |
135 ATMEL_LCDC_INVFRAME_INVERTED,
136 vl_bpix: 3,
137 vl_tft: 1,
138 vl_hsync_len: 5,
139 vl_left_margin: 1,
140 vl_right_margin:33,
141 vl_vsync_len: 1,
142 vl_upper_margin:1,
143 vl_lower_margin:0,
144 mmio: AT91SAM9RL_LCDC_BASE,
145};
146
147void lcd_enable(void)
148{
149 at91_set_gpio_value(AT91_PIN_PA30, 0); /* power up */
150}
151
152void lcd_disable(void)
153{
154 at91_set_gpio_value(AT91_PIN_PA30, 1); /* power down */
155}
156static void at91sam9rlek_lcd_hw_init(void)
157{
158 at91_set_B_periph(AT91_PIN_PC1, 0); /* LCDPWR */
159 at91_set_A_periph(AT91_PIN_PC5, 0); /* LCDHSYNC */
160 at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDDOTCK */
161 at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDDEN */
162 at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDCC */
163 at91_set_B_periph(AT91_PIN_PC9, 0); /* LCDD3 */
164 at91_set_B_periph(AT91_PIN_PC10, 0); /* LCDD4 */
165 at91_set_B_periph(AT91_PIN_PC11, 0); /* LCDD5 */
166 at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD6 */
167 at91_set_B_periph(AT91_PIN_PC13, 0); /* LCDD7 */
168 at91_set_B_periph(AT91_PIN_PC15, 0); /* LCDD11 */
169 at91_set_B_periph(AT91_PIN_PC16, 0); /* LCDD12 */
170 at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD13 */
171 at91_set_B_periph(AT91_PIN_PC18, 0); /* LCDD14 */
172 at91_set_B_periph(AT91_PIN_PC19, 0); /* LCDD15 */
173 at91_set_B_periph(AT91_PIN_PC20, 0); /* LCDD18 */
174 at91_set_B_periph(AT91_PIN_PC21, 0); /* LCDD19 */
175 at91_set_B_periph(AT91_PIN_PC22, 0); /* LCDD20 */
176 at91_set_B_periph(AT91_PIN_PC23, 0); /* LCDD21 */
177 at91_set_B_periph(AT91_PIN_PC24, 0); /* LCDD22 */
178 at91_set_B_periph(AT91_PIN_PC25, 0); /* LCDD23 */
179
180 at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9RL_ID_LCDC);
181
182 gd->fb_base = 0;
183}
Haavard Skinnemoen6b59e032008-09-01 16:21:22 +0200184
185#ifdef CONFIG_LCD_INFO
186#include <nand.h>
187#include <version.h>
188
189void lcd_show_board_info(void)
190{
191 ulong dram_size, nand_size;
192 int i;
193 char temp[32];
194
195 lcd_printf ("%s\n", U_BOOT_VERSION);
196 lcd_printf ("(C) 2008 ATMEL Corp\n");
197 lcd_printf ("at91support@atmel.com\n");
198 lcd_printf ("%s CPU at %s MHz\n",
199 AT91_CPU_NAME,
200 strmhz(temp, AT91_MAIN_CLOCK));
201
202 dram_size = 0;
203 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
204 dram_size += gd->bd->bi_dram[i].size;
205 nand_size = 0;
206 for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
207 nand_size += nand_info[i].size;
208 lcd_printf (" %ld MB SDRAM, %ld MB NAND\n",
209 dram_size >> 20,
210 nand_size >> 20 );
211}
212#endif /* CONFIG_LCD_INFO */
Stelian Pop761c70b2008-05-08 14:52:32 +0200213#endif
214
215
Stelian Pop2118ebb2008-05-08 18:52:25 +0200216int board_init(void)
217{
218 /* Enable Ctrlc */
219 console_init_f();
220
221 /* arch number of AT91SAM9RLEK-Board */
222 gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9RLEK;
223 /* adress of boot parameters */
224 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
225
226 at91sam9rlek_serial_hw_init();
227#ifdef CONFIG_CMD_NAND
228 at91sam9rlek_nand_hw_init();
229#endif
230#ifdef CONFIG_HAS_DATAFLASH
231 at91sam9rlek_spi_hw_init();
232#endif
Stelian Pop761c70b2008-05-08 14:52:32 +0200233#ifdef CONFIG_LCD
234 at91sam9rlek_lcd_hw_init();
235#endif
Stelian Pop2118ebb2008-05-08 18:52:25 +0200236 return 0;
237}
238
239int dram_init(void)
240{
241 gd->bd->bi_dram[0].start = PHYS_SDRAM;
242 gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
243 return 0;
244}