blob: 010ebe048c45ffb68d3ffcb0614b9b243bddcbcc [file] [log] [blame]
wdenk71f95112003-06-15 22:40:42 +00001/*
Jerry Huang4a6ee172010-11-25 17:06:07 +00002 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Fleming272cc702008-10-30 16:41:01 -05003 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
wdenk71f95112003-06-15 22:40:42 +00006 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenk71f95112003-06-15 22:40:42 +00008 */
9
10#ifndef _MMC_H_
11#define _MMC_H_
wdenk71f95112003-06-15 22:40:42 +000012
Andy Fleming272cc702008-10-30 16:41:01 -050013#include <linux/list.h>
Peng Fan3697e592016-09-01 11:13:38 +080014#include <linux/sizes.h>
Lad, Prabhakar0d986e62012-06-24 21:35:20 +000015#include <linux/compiler.h>
Mateusz Zalega07a2d422014-04-30 13:04:15 +020016#include <part.h>
Andy Fleming272cc702008-10-30 16:41:01 -050017
Pantelis Antoniou4b7cee52015-01-23 12:12:01 +020018/* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
19#define SD_VERSION_SD (1U << 31)
20#define MMC_VERSION_MMC (1U << 30)
21
22#define MAKE_SDMMC_VERSION(a, b, c) \
23 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
24#define MAKE_SD_VERSION(a, b, c) \
25 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
26#define MAKE_MMC_VERSION(a, b, c) \
27 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
28
29#define EXTRACT_SDMMC_MAJOR_VERSION(x) \
30 (((u32)(x) >> 16) & 0xff)
31#define EXTRACT_SDMMC_MINOR_VERSION(x) \
32 (((u32)(x) >> 8) & 0xff)
33#define EXTRACT_SDMMC_CHANGE_VERSION(x) \
34 ((u32)(x) & 0xff)
35
36#define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
37#define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
38#define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
39#define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
40
41#define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
42#define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
43#define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
44#define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
45#define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
46#define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
47#define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
48#define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
49#define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
50#define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
51#define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
52#define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
Stefan Wahren1a3619c2016-06-16 17:54:06 +000053#define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
Andy Fleming272cc702008-10-30 16:41:01 -050054
Jaehoon Chung8caf46d2014-05-16 13:59:53 +090055#define MMC_MODE_HS (1 << 0)
56#define MMC_MODE_HS_52MHz (1 << 1)
57#define MMC_MODE_4BIT (1 << 2)
58#define MMC_MODE_8BIT (1 << 3)
59#define MMC_MODE_SPI (1 << 4)
Rob Herring5a203972015-03-23 17:56:59 -050060#define MMC_MODE_DDR_52MHz (1 << 5)
Ɓukasz Majewski62722032012-03-12 22:07:18 +000061
Andy Fleming272cc702008-10-30 16:41:01 -050062#define SD_DATA_4BIT 0x00040000
63
Pantelis Antoniou4b7cee52015-01-23 12:12:01 +020064#define IS_SD(x) ((x)->version & SD_VERSION_SD)
Andrew Gabbasov3f2da752015-03-19 07:44:02 -050065#define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
Andy Fleming272cc702008-10-30 16:41:01 -050066
67#define MMC_DATA_READ 1
68#define MMC_DATA_WRITE 2
69
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020070#define MMC_CMD_GO_IDLE_STATE 0
71#define MMC_CMD_SEND_OP_COND 1
72#define MMC_CMD_ALL_SEND_CID 2
73#define MMC_CMD_SET_RELATIVE_ADDR 3
74#define MMC_CMD_SET_DSR 4
Andy Fleming272cc702008-10-30 16:41:01 -050075#define MMC_CMD_SWITCH 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020076#define MMC_CMD_SELECT_CARD 7
Andy Fleming272cc702008-10-30 16:41:01 -050077#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020078#define MMC_CMD_SEND_CSD 9
79#define MMC_CMD_SEND_CID 10
Andy Fleming272cc702008-10-30 16:41:01 -050080#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020081#define MMC_CMD_SEND_STATUS 13
82#define MMC_CMD_SET_BLOCKLEN 16
83#define MMC_CMD_READ_SINGLE_BLOCK 17
84#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Pierre Aubert91fdabc2014-04-24 10:30:06 +020085#define MMC_CMD_SET_BLOCK_COUNT 23
Andy Fleming272cc702008-10-30 16:41:01 -050086#define MMC_CMD_WRITE_SINGLE_BLOCK 24
87#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wene6f99a52011-06-22 17:03:31 +000088#define MMC_CMD_ERASE_GROUP_START 35
89#define MMC_CMD_ERASE_GROUP_END 36
90#define MMC_CMD_ERASE 38
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020091#define MMC_CMD_APP_CMD 55
Thomas Choud52ebf12010-12-24 13:12:21 +000092#define MMC_CMD_SPI_READ_OCR 58
93#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar3690d6d2013-04-27 11:42:58 +053094#define MMC_CMD_RES_MAN 62
95
96#define MMC_CMD62_ARG1 0xefac62ec
97#define MMC_CMD62_ARG2 0xcbaea7
98
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020099
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200100#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Fleming272cc702008-10-30 16:41:01 -0500101#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200102#define SD_CMD_SEND_IF_COND 8
Otavio Salvadorf022d362015-02-17 10:42:43 -0200103#define SD_CMD_SWITCH_UHS18V 11
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200104
105#define SD_CMD_APP_SET_BUS_WIDTH 6
Peng Fan3697e592016-09-01 11:13:38 +0800106#define SD_CMD_APP_SD_STATUS 13
Lei Wene6f99a52011-06-22 17:03:31 +0000107#define SD_CMD_ERASE_WR_BLK_START 32
108#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200109#define SD_CMD_APP_SEND_OP_COND 41
Andy Fleming272cc702008-10-30 16:41:01 -0500110#define SD_CMD_APP_SEND_SCR 51
111
112/* SCR definitions in different words */
113#define SD_HIGHSPEED_BUSY 0x00020000
114#define SD_HIGHSPEED_SUPPORTED 0x00020000
115
Thomas Chouabe2c932011-04-19 03:48:31 +0000116#define OCR_BUSY 0x80000000
117#define OCR_HCS 0x40000000
Raffaele Recalcati31cacba2011-03-11 02:01:13 +0000118#define OCR_VOLTAGE_MASK 0x007FFF80
119#define OCR_ACCESS_MODE 0x60000000
Andy Fleming272cc702008-10-30 16:41:01 -0500120
Eric Nelson1aa2d072015-12-07 07:50:01 -0700121#define MMC_ERASE_ARG 0x00000000
122#define MMC_SECURE_ERASE_ARG 0x80000000
123#define MMC_TRIM_ARG 0x00000001
124#define MMC_DISCARD_ARG 0x00000003
125#define MMC_SECURE_TRIM1_ARG 0x80000001
126#define MMC_SECURE_TRIM2_ARG 0x80008000
Lei Wene6f99a52011-06-22 17:03:31 +0000127
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000128#define MMC_STATUS_MASK (~0x0206BF7F)
Andrew Gabbasov6b2221b2014-04-03 04:34:32 -0500129#define MMC_STATUS_SWITCH_ERROR (1 << 7)
Thomas Chouabe2c932011-04-19 03:48:31 +0000130#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
131#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Choued018b22011-04-19 03:48:32 +0000132#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000133
Jan Kloetzked617c422012-02-05 22:29:12 +0000134#define MMC_STATE_PRG (7 << 9)
135
Andy Fleming272cc702008-10-30 16:41:01 -0500136#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
137#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
138#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
139#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
140#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
141#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
142#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
143#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
144#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
145#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
146#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
147#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
148#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
149#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
150#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
151#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
152#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
153
154#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
155#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
156 addressed by index which are
157 1 in value field */
158#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
159 addressed by index, which are
160 1 in value field */
161#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
162
163#define SD_SWITCH_CHECK 0
164#define SD_SWITCH_SWITCH 1
165
166/*
167 * EXT_CSD fields
168 */
Diego Santa Cruza7f852b2014-12-23 10:50:22 +0100169#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
170#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
Stephen Warrenf866a462013-06-11 15:14:01 -0600171#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Markus Niebeld7b29122014-11-18 15:11:42 +0100172#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
Oliver Metz1937e5a2013-10-01 20:32:07 +0200173#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100174#define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
Lei Wen0560db12011-10-03 20:35:10 +0000175#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Tom Rini33ace362014-02-07 14:15:20 -0500176#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Tomas Melincd3d4882016-11-25 11:01:03 +0200177#define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100178#define EXT_CSD_WR_REL_PARAM 166 /* R */
179#define EXT_CSD_WR_REL_SET 167 /* R/W */
Stephen Warrenf866a462013-06-11 15:14:01 -0600180#define EXT_CSD_RPMB_MULT 168 /* RO */
Lei Wen0560db12011-10-03 20:35:10 +0000181#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar3690d6d2013-04-27 11:42:58 +0530182#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen0560db12011-10-03 20:35:10 +0000183#define EXT_CSD_PART_CONF 179 /* R/W */
184#define EXT_CSD_BUS_WIDTH 183 /* R/W */
185#define EXT_CSD_HS_TIMING 185 /* R/W */
186#define EXT_CSD_REV 192 /* RO */
187#define EXT_CSD_CARD_TYPE 196 /* RO */
188#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrenf866a462013-06-11 15:14:01 -0600189#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen0560db12011-10-03 20:35:10 +0000190#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren8948ea82012-07-30 10:55:43 +0000191#define EXT_CSD_BOOT_MULT 226 /* RO */
Tomas Melincd3d4882016-11-25 11:01:03 +0200192#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
Andy Fleming272cc702008-10-30 16:41:01 -0500193
194/*
195 * EXT_CSD field definitions
196 */
197
Thomas Chouabe2c932011-04-19 03:48:31 +0000198#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
199#define EXT_CSD_CMD_SET_SECURE (1 << 1)
200#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Fleming272cc702008-10-30 16:41:01 -0500201
Thomas Chouabe2c932011-04-19 03:48:31 +0000202#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
203#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900204#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
205#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
206#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
207 | EXT_CSD_CARD_TYPE_DDR_1_2V)
Andy Fleming272cc702008-10-30 16:41:01 -0500208
209#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
210#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
211#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900212#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
213#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200214
Amar3690d6d2013-04-27 11:42:58 +0530215#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
216#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
217#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
218#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
219
220#define EXT_CSD_BOOT_ACK(x) (x << 6)
221#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
222#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
223
Angelo Dureghellobdb60992017-08-01 14:27:10 +0200224#define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
225#define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
226#define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
227
Tom Rini5a99b9d2014-02-05 10:24:22 -0500228#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
229#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
230#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
Amar3690d6d2013-04-27 11:42:58 +0530231
Markus Niebeld7b29122014-11-18 15:11:42 +0100232#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
233
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100234#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
235#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
236
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100237#define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
238
239#define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
240#define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
241
Andy Fleming1de97f92008-10-30 16:31:39 -0500242#define R1_ILLEGAL_COMMAND (1 << 22)
243#define R1_APP_CMD (1 << 5)
244
Andy Fleming272cc702008-10-30 16:41:01 -0500245#define MMC_RSP_PRESENT (1 << 0)
Thomas Chouabe2c932011-04-19 03:48:31 +0000246#define MMC_RSP_136 (1 << 1) /* 136 bit response */
247#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
248#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
249#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Fleming272cc702008-10-30 16:41:01 -0500250
Thomas Chouabe2c932011-04-19 03:48:31 +0000251#define MMC_RSP_NONE (0)
252#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500253#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
254 MMC_RSP_BUSY)
Thomas Chouabe2c932011-04-19 03:48:31 +0000255#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
256#define MMC_RSP_R3 (MMC_RSP_PRESENT)
257#define MMC_RSP_R4 (MMC_RSP_PRESENT)
258#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
259#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
260#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500261
Lei Wenbc897b12011-05-02 16:26:26 +0000262#define MMCPART_NOAVAILABLE (0xff)
263#define PART_ACCESS_MASK (0x7)
264#define PART_SUPPORT (0x1)
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100265#define ENHNCD_SUPPORT (0x2)
Oliver Metz1937e5a2013-10-01 20:32:07 +0200266#define PART_ENH_ATTRIB (0x1f)
wdenk71f95112003-06-15 22:40:42 +0000267
Simon Glass8bfa1952013-04-03 08:54:30 +0000268/* Maximum block size for MMC */
269#define MMC_MAX_BLOCK_LEN 512
270
Amar3690d6d2013-04-27 11:42:58 +0530271/* The number of MMC physical partitions. These consist of:
272 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
273 */
274#define MMC_NUM_BOOT_PARTITION 2
Pierre Aubert91fdabc2014-04-24 10:30:06 +0200275#define MMC_PART_RPMB 3 /* RPMB partition number */
Amar3690d6d2013-04-27 11:42:58 +0530276
Simon Glasse7ecf7c2015-06-23 15:38:48 -0600277/* Driver model support */
278
279/**
280 * struct mmc_uclass_priv - Holds information about a device used by the uclass
281 */
282struct mmc_uclass_priv {
283 struct mmc *mmc;
284};
285
286/**
287 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
288 *
289 * Provided that the device is already probed and ready for use, this value
290 * will be available.
291 *
292 * @dev: Device
293 * @return associated mmc struct pointer if available, else NULL
294 */
295struct mmc *mmc_get_mmc_dev(struct udevice *dev);
296
297/* End of driver model support */
298
Andy Fleming1de97f92008-10-30 16:31:39 -0500299struct mmc_cid {
300 unsigned long psn;
301 unsigned short oid;
302 unsigned char mid;
303 unsigned char prv;
304 unsigned char mdt;
305 char pnm[7];
306};
307
Andy Fleming272cc702008-10-30 16:41:01 -0500308struct mmc_cmd {
309 ushort cmdidx;
310 uint resp_type;
311 uint cmdarg;
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530312 uint response[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500313};
314
315struct mmc_data {
316 union {
317 char *dest;
318 const char *src; /* src buffers don't get written to */
319 };
320 uint flags;
321 uint blocks;
322 uint blocksize;
323};
324
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200325/* forward decl. */
326struct mmc;
327
Simon Glasse7881d82017-07-29 11:35:31 -0600328#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass8ca51e52016-06-12 23:30:22 -0600329struct dm_mmc_ops {
330 /**
331 * send_cmd() - Send a command to the MMC device
332 *
333 * @dev: Device to receive the command
334 * @cmd: Command to send
335 * @data: Additional data to send/receive
336 * @return 0 if OK, -ve on error
337 */
338 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
339 struct mmc_data *data);
340
341 /**
342 * set_ios() - Set the I/O speed/width for an MMC device
343 *
344 * @dev: Device to update
345 * @return 0 if OK, -ve on error
346 */
347 int (*set_ios)(struct udevice *dev);
348
349 /**
350 * get_cd() - See whether a card is present
351 *
352 * @dev: Device to check
353 * @return 0 if not present, 1 if present, -ve on error
354 */
355 int (*get_cd)(struct udevice *dev);
356
357 /**
358 * get_wp() - See whether a card has write-protect enabled
359 *
360 * @dev: Device to check
361 * @return 0 if write-enabled, 1 if write-protected, -ve on error
362 */
363 int (*get_wp)(struct udevice *dev);
364};
365
366#define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
367
368int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
369 struct mmc_data *data);
370int dm_mmc_set_ios(struct udevice *dev);
371int dm_mmc_get_cd(struct udevice *dev);
372int dm_mmc_get_wp(struct udevice *dev);
373
374/* Transition functions for compatibility */
375int mmc_set_ios(struct mmc *mmc);
376int mmc_getcd(struct mmc *mmc);
377int mmc_getwp(struct mmc *mmc);
378
379#else
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200380struct mmc_ops {
381 int (*send_cmd)(struct mmc *mmc,
382 struct mmc_cmd *cmd, struct mmc_data *data);
Jaehoon Chung07b0b9c2016-12-30 15:30:16 +0900383 int (*set_ios)(struct mmc *mmc);
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200384 int (*init)(struct mmc *mmc);
385 int (*getcd)(struct mmc *mmc);
386 int (*getwp)(struct mmc *mmc);
387};
Simon Glass8ca51e52016-06-12 23:30:22 -0600388#endif
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200389
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200390struct mmc_config {
391 const char *name;
Simon Glasse7881d82017-07-29 11:35:31 -0600392#if !CONFIG_IS_ENABLED(DM_MMC)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200393 const struct mmc_ops *ops;
Simon Glass8ca51e52016-06-12 23:30:22 -0600394#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200395 uint host_caps;
Andy Fleming272cc702008-10-30 16:41:01 -0500396 uint voltages;
Andy Fleming272cc702008-10-30 16:41:01 -0500397 uint f_min;
398 uint f_max;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200399 uint b_max;
400 unsigned char part_type;
401};
402
Peng Fan3697e592016-09-01 11:13:38 +0800403struct sd_ssr {
404 unsigned int au; /* In sectors */
405 unsigned int erase_timeout; /* In milliseconds */
406 unsigned int erase_offset; /* In milliseconds */
407};
408
Simon Glass8ca51e52016-06-12 23:30:22 -0600409/*
410 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
411 * with mmc_get_mmc_dev().
412 *
413 * TODO struct mmc should be in mmc_private but it's hard to fix right now
414 */
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200415struct mmc {
Simon Glassc4d660d2017-07-04 13:31:19 -0600416#if !CONFIG_IS_ENABLED(BLK)
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200417 struct list_head link;
Simon Glass33fb2112016-05-01 13:52:41 -0600418#endif
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200419 const struct mmc_config *cfg; /* provided configuration */
420 uint version;
421 void *priv;
422 uint has_init;
Andy Fleming272cc702008-10-30 16:41:01 -0500423 int high_capacity;
424 uint bus_width;
425 uint clock;
426 uint card_caps;
Andy Fleming272cc702008-10-30 16:41:01 -0500427 uint ocr;
Markus Niebelab711882013-12-16 13:40:46 +0100428 uint dsr;
429 uint dsr_imp;
Andy Fleming272cc702008-10-30 16:41:01 -0500430 uint scr[2];
431 uint csd[4];
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530432 uint cid[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500433 ushort rca;
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100434 u8 part_support;
435 u8 part_attr;
Diego Santa Cruz9e41a002014-12-23 10:50:33 +0100436 u8 wr_rel_set;
Tom Rini7ca0d3d2017-05-10 15:20:16 -0400437 u8 part_config;
Andy Fleming272cc702008-10-30 16:41:01 -0500438 uint tran_speed;
439 uint read_bl_len;
440 uint write_bl_len;
Diego Santa Cruza4ff9f82014-12-23 10:50:24 +0100441 uint erase_grp_size; /* in 512-byte sectors */
Diego Santa Cruz037dc0a2014-12-23 10:50:25 +0100442 uint hc_wp_grp_size; /* in 512-byte sectors */
Peng Fan3697e592016-09-01 11:13:38 +0800443 struct sd_ssr ssr; /* SD status register */
Andy Fleming272cc702008-10-30 16:41:01 -0500444 u64 capacity;
Stephen Warrenf866a462013-06-11 15:14:01 -0600445 u64 capacity_user;
446 u64 capacity_boot;
447 u64 capacity_rpmb;
448 u64 capacity_gp[4];
Diego Santa Cruza7f852b2014-12-23 10:50:22 +0100449 u64 enh_user_start;
450 u64 enh_user_size;
Simon Glassc4d660d2017-07-04 13:31:19 -0600451#if !CONFIG_IS_ENABLED(BLK)
Simon Glass4101f682016-02-29 15:25:34 -0700452 struct blk_desc block_dev;
Simon Glass33fb2112016-05-01 13:52:41 -0600453#endif
Che-Liang Chioue9550442012-11-28 15:21:13 +0000454 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
455 char init_in_progress; /* 1 if we have done mmc_start_init() */
456 char preinit; /* start init as early as possible */
Andrew Gabbasov786e8f82014-12-01 06:59:09 -0600457 int ddr_mode;
Simon Glassc4d660d2017-07-04 13:31:19 -0600458#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glasscffe5d82016-05-01 13:52:34 -0600459 struct udevice *dev; /* Device for this MMC controller */
460#endif
Andy Fleming272cc702008-10-30 16:41:01 -0500461};
462
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100463struct mmc_hwpart_conf {
464 struct {
465 uint enh_start; /* in 512-byte sectors */
466 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100467 unsigned wr_rel_change : 1;
468 unsigned wr_rel_set : 1;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100469 } user;
470 struct {
471 uint size; /* in 512-byte sectors */
Diego Santa Cruz8dda5b0e2014-12-23 10:50:31 +0100472 unsigned enhanced : 1;
473 unsigned wr_rel_change : 1;
474 unsigned wr_rel_set : 1;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100475 } gp_part[4];
476};
477
478enum mmc_hwpart_conf_mode {
479 MMC_HWPART_CONF_CHECK,
480 MMC_HWPART_CONF_SET,
481 MMC_HWPART_CONF_COMPLETE,
482};
483
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200484struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
Simon Glassad27dd52016-05-01 13:52:40 -0600485
486/**
487 * mmc_bind() - Set up a new MMC device ready for probing
488 *
489 * A child block device is bound with the IF_TYPE_MMC interface type. This
490 * allows the device to be used with CONFIG_BLK
491 *
492 * @dev: MMC device to set up
493 * @mmc: MMC struct
494 * @cfg: MMC configuration
495 * @return 0 if OK, -ve on error
496 */
497int mmc_bind(struct udevice *dev, struct mmc *mmc,
498 const struct mmc_config *cfg);
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200499void mmc_destroy(struct mmc *mmc);
Simon Glassad27dd52016-05-01 13:52:40 -0600500
501/**
502 * mmc_unbind() - Unbind a MMC device's child block device
503 *
504 * @dev: MMC device
505 * @return 0 if OK, -ve on error
506 */
507int mmc_unbind(struct udevice *dev);
Andy Fleming272cc702008-10-30 16:41:01 -0500508int mmc_initialize(bd_t *bis);
509int mmc_init(struct mmc *mmc);
510int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Jerry Huang4a6ee172010-11-25 17:06:07 +0000511void mmc_set_clock(struct mmc *mmc, uint clock);
Andy Fleming272cc702008-10-30 16:41:01 -0500512struct mmc *find_mmc_device(int dev_num);
Steve Sakoman89716962010-07-01 12:12:42 -0700513int mmc_set_dev(int dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500514void print_mmc_devices(char separator);
Kever Yang46683f32016-07-22 17:22:50 +0800515
516/**
517 * get_mmc_num() - get the total MMC device number
518 *
519 * @return 0 if there is no MMC device, else the number of devices
520 */
Lei Wenea6ebe22011-05-02 16:26:25 +0000521int get_mmc_num(void);
Marek Vasutb5b838f2016-12-01 02:06:33 +0100522int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100523int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
524 enum mmc_hwpart_conf_mode mode);
Simon Glass8ca51e52016-06-12 23:30:22 -0600525
Simon Glasse7881d82017-07-29 11:35:31 -0600526#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Reding48972d92012-01-02 01:15:37 +0000527int mmc_getcd(struct mmc *mmc);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200528int board_mmc_getcd(struct mmc *mmc);
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +0000529int mmc_getwp(struct mmc *mmc);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200530int board_mmc_getwp(struct mmc *mmc);
Simon Glass8ca51e52016-06-12 23:30:22 -0600531#endif
532
Markus Niebelab711882013-12-16 13:40:46 +0100533int mmc_set_dsr(struct mmc *mmc, u16 val);
Amar3690d6d2013-04-27 11:42:58 +0530534/* Function to change the size of boot partition and rpmb partitions */
535int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
536 unsigned long rpmbsize);
Tom Rini792970b2014-02-05 10:24:21 -0500537/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
538int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Tom Rini5a99b9d2014-02-05 10:24:22 -0500539/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
540int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
Tom Rini33ace362014-02-07 14:15:20 -0500541/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
542int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
Pierre Aubert91fdabc2014-04-24 10:30:06 +0200543/* Functions to read / write the RPMB partition */
544int mmc_rpmb_set_key(struct mmc *mmc, void *key);
545int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
546int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
547 unsigned short cnt, unsigned char *key);
548int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
549 unsigned short cnt, unsigned char *key);
Tomas Melincd3d4882016-11-25 11:01:03 +0200550#ifdef CONFIG_CMD_BKOPS_ENABLE
551int mmc_set_bkops_enable(struct mmc *mmc);
552#endif
553
Che-Liang Chioue9550442012-11-28 15:21:13 +0000554/**
555 * Start device initialization and return immediately; it does not block on
556 * polling OCR (operation condition register) status. Then you should call
557 * mmc_init, which would block on polling OCR status and complete the device
558 * initializatin.
559 *
560 * @param mmc Pointer to a MMC device struct
561 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
562 */
563int mmc_start_init(struct mmc *mmc);
564
565/**
566 * Set preinit flag of mmc device.
567 *
568 * This will cause the device to be pre-inited during mmc_initialize(),
569 * which may save boot time if the device is not accessed until later.
570 * Some eMMC devices take 200-300ms to init, but unfortunately they
571 * must be sent a series of commands to even get them to start preparing
572 * for operation.
573 *
574 * @param mmc Pointer to a MMC device struct
575 * @param preinit preinit flag value
576 */
577void mmc_set_preinit(struct mmc *mmc, int preinit);
578
Paul Burton8687d5c2013-09-04 16:12:26 +0100579#ifdef CONFIG_MMC_SPI
Tom Rini0b2da7e2014-03-28 16:55:29 -0400580#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
Paul Burton8687d5c2013-09-04 16:12:26 +0100581#else
582#define mmc_host_is_spi(mmc) 0
583#endif
Thomas Choud52ebf12010-12-24 13:12:21 +0000584struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200585
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +0100586void board_mmc_power_init(void);
Fabio Estevam3c7ca962014-02-15 14:51:59 -0200587int board_mmc_init(bd_t *bis);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200588int cpu_mmc_init(bd_t *bis);
Jeroen Hofsteeaeb80552014-10-08 22:58:05 +0200589int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
Clemens Gruberaa844fe2016-01-26 16:20:38 +0100590int mmc_get_env_dev(void);
Fabio Estevam3c7ca962014-02-15 14:51:59 -0200591
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200592/* Set block count limit because of 16 bit register limit on some hardware*/
593#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
594#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
595#endif
596
Simon Glasscb5ec332016-05-01 13:52:27 -0600597/**
598 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
599 *
600 * @mmc: MMC device
601 * @return block device if found, else NULL
602 */
603struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
604
wdenk71f95112003-06-15 22:40:42 +0000605#endif /* _MMC_H_ */