blob: ab5c243c61d3758d8b6fb6cb2ccfd153f3989481 [file] [log] [blame]
Michal Simek44303df2015-10-30 15:39:18 +01001/*
2 * dts file for Xilinx ZynqMP
3 *
4 * (C) Copyright 2014 - 2015, Xilinx, Inc.
5 *
6 * Michal Simek <michal.simek@xilinx.com>
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10/ {
11 compatible = "xlnx,zynqmp";
12 #address-cells = <2>;
Michal Simek85d11422016-04-07 15:07:38 +020013 #size-cells = <2>;
Michal Simek44303df2015-10-30 15:39:18 +010014
15 cpus {
16 #address-cells = <1>;
17 #size-cells = <0>;
18
19 cpu@0 {
20 compatible = "arm,cortex-a53", "arm,armv8";
21 device_type = "cpu";
22 enable-method = "psci";
23 reg = <0x0>;
24 };
25
26 cpu@1 {
27 compatible = "arm,cortex-a53", "arm,armv8";
28 device_type = "cpu";
29 enable-method = "psci";
30 reg = <0x1>;
31 };
32
33 cpu@2 {
34 compatible = "arm,cortex-a53", "arm,armv8";
35 device_type = "cpu";
36 enable-method = "psci";
37 reg = <0x2>;
38 };
39
40 cpu@3 {
41 compatible = "arm,cortex-a53", "arm,armv8";
42 device_type = "cpu";
43 enable-method = "psci";
44 reg = <0x3>;
45 };
46 };
47
Michal Simek69d09dd2016-09-09 08:46:39 +020048 dcc: dcc {
49 compatible = "arm,dcc";
50 status = "disabled";
51 u-boot,dm-pre-reloc;
52 };
53
Soren Brinkmann8f4e3972016-01-11 15:34:42 -080054 power-domains {
55 compatible = "xlnx,zynqmp-genpd";
56
57 pd_usb0: pd-usb0 {
58 #power-domain-cells = <0x0>;
59 pd-id = <0x16>;
60 };
61
62 pd_usb1: pd-usb1 {
63 #power-domain-cells = <0x0>;
64 pd-id = <0x17>;
65 };
66
67 pd_sata: pd-sata {
68 #power-domain-cells = <0x0>;
69 pd-id = <0x1c>;
70 };
71
72 pd_spi0: pd-spi0 {
73 #power-domain-cells = <0x0>;
74 pd-id = <0x23>;
75 };
76
77 pd_spi1: pd-spi1 {
78 #power-domain-cells = <0x0>;
79 pd-id = <0x24>;
80 };
81
82 pd_uart0: pd-uart0 {
83 #power-domain-cells = <0x0>;
84 pd-id = <0x21>;
85 };
86
87 pd_uart1: pd-uart1 {
88 #power-domain-cells = <0x0>;
89 pd-id = <0x22>;
90 };
91
92 pd_eth0: pd-eth0 {
93 #power-domain-cells = <0x0>;
94 pd-id = <0x1d>;
95 };
96
97 pd_eth1: pd-eth1 {
98 #power-domain-cells = <0x0>;
99 pd-id = <0x1e>;
100 };
101
102 pd_eth2: pd-eth2 {
103 #power-domain-cells = <0x0>;
104 pd-id = <0x1f>;
105 };
106
107 pd_eth3: pd-eth3 {
108 #power-domain-cells = <0x0>;
109 pd-id = <0x20>;
110 };
111
112 pd_i2c0: pd-i2c0 {
113 #power-domain-cells = <0x0>;
114 pd-id = <0x25>;
115 };
116
117 pd_i2c1: pd-i2c1 {
118 #power-domain-cells = <0x0>;
119 pd-id = <0x26>;
120 };
121
122 pd_dp: pd-dp {
123 /* fixme: what to attach to */
124 #power-domain-cells = <0x0>;
125 pd-id = <0x29>;
126 };
127
128 pd_gdma: pd-gdma {
129 #power-domain-cells = <0x0>;
130 pd-id = <0x2a>;
131 };
132
133 pd_adma: pd-adma {
134 #power-domain-cells = <0x0>;
135 pd-id = <0x2b>;
136 };
137
138 pd_ttc0: pd-ttc0 {
139 #power-domain-cells = <0x0>;
140 pd-id = <0x18>;
141 };
142
143 pd_ttc1: pd-ttc1 {
144 #power-domain-cells = <0x0>;
145 pd-id = <0x19>;
146 };
147
148 pd_ttc2: pd-ttc2 {
149 #power-domain-cells = <0x0>;
150 pd-id = <0x1a>;
151 };
152
153 pd_ttc3: pd-ttc3 {
154 #power-domain-cells = <0x0>;
155 pd-id = <0x1b>;
156 };
157
158 pd_sd0: pd-sd0 {
159 #power-domain-cells = <0x0>;
160 pd-id = <0x27>;
161 };
162
163 pd_sd1: pd-sd1 {
164 #power-domain-cells = <0x0>;
165 pd-id = <0x28>;
166 };
167
168 pd_nand: pd-nand {
169 #power-domain-cells = <0x0>;
170 pd-id = <0x2c>;
171 };
172
173 pd_qspi: pd-qspi {
174 #power-domain-cells = <0x0>;
175 pd-id = <0x2d>;
176 };
177
178 pd_gpio: pd-gpio {
179 #power-domain-cells = <0x0>;
180 pd-id = <0x2e>;
181 };
182
183 pd_can0: pd-can0 {
184 #power-domain-cells = <0x0>;
185 pd-id = <0x2f>;
186 };
187
188 pd_can1: pd-can1 {
189 #power-domain-cells = <0x0>;
190 pd-id = <0x30>;
191 };
Filip Drazic2af39322016-08-29 19:32:56 +0200192
193 pd_pcie: pd-pcie {
194 #power-domain-cells = <0x0>;
195 pd-id = <0x3b>;
196 };
197
198 pd_gpu: pd-gpu {
199 #power-domain-cells = <0x0>;
Filip Drazica4d7d562016-08-29 19:32:59 +0200200 pd-id = <0x3a 0x14 0x15>;
Filip Drazic2af39322016-08-29 19:32:56 +0200201 };
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800202 };
203
Michal Simek44303df2015-10-30 15:39:18 +0100204 pmu {
205 compatible = "arm,armv8-pmuv3";
Michal Simek14cd9ea2016-04-07 15:28:33 +0200206 interrupt-parent = <&gic>;
Michal Simek44303df2015-10-30 15:39:18 +0100207 interrupts = <0 143 4>,
208 <0 144 4>,
209 <0 145 4>,
210 <0 146 4>;
211 };
212
213 psci {
214 compatible = "arm,psci-0.2";
215 method = "smc";
216 };
217
218 firmware {
219 compatible = "xlnx,zynqmp-pm";
220 method = "smc";
221 };
222
223 timer {
224 compatible = "arm,armv8-timer";
225 interrupt-parent = <&gic>;
226 interrupts = <1 13 0xf01>,
227 <1 14 0xf01>,
228 <1 11 0xf01>,
229 <1 10 0xf01>;
230 };
231
Naga Sureshkumar Relliaaf232f2016-06-20 15:48:30 +0530232 edac {
233 compatible = "arm,cortex-a53-edac";
234 };
235
Nava kishore Manned64e43f2016-08-21 00:17:52 +0530236 pcap {
237 compatible = "xlnx,zynqmp-pcap-fpga";
238 };
239
Michal Simekc926e6f2016-11-11 13:21:04 +0100240 amba_apu: amba_apu@0 {
Michal Simek44303df2015-10-30 15:39:18 +0100241 compatible = "simple-bus";
242 #address-cells = <2>;
243 #size-cells = <1>;
Michal Simek85d11422016-04-07 15:07:38 +0200244 ranges = <0 0 0 0 0xffffffff>;
Michal Simek44303df2015-10-30 15:39:18 +0100245
246 gic: interrupt-controller@f9010000 {
247 compatible = "arm,gic-400", "arm,cortex-a15-gic";
248 #interrupt-cells = <3>;
249 reg = <0x0 0xf9010000 0x10000>,
Alexander Graf0a8c4f62016-05-12 13:44:01 +0200250 <0x0 0xf9020000 0x20000>,
Michal Simek44303df2015-10-30 15:39:18 +0100251 <0x0 0xf9040000 0x20000>,
Alexander Graf0a8c4f62016-05-12 13:44:01 +0200252 <0x0 0xf9060000 0x20000>;
Michal Simek44303df2015-10-30 15:39:18 +0100253 interrupt-controller;
254 interrupt-parent = <&gic>;
255 interrupts = <1 9 0xf04>;
256 };
257 };
258
Michal Simekb976fd62016-02-11 07:19:06 +0100259 amba: amba {
Michal Simek44303df2015-10-30 15:39:18 +0100260 compatible = "simple-bus";
Michal Simekc9811e12016-02-22 09:57:27 +0100261 u-boot,dm-pre-reloc;
Michal Simek44303df2015-10-30 15:39:18 +0100262 #address-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100263 #size-cells = <2>;
264 ranges;
Michal Simek44303df2015-10-30 15:39:18 +0100265
266 can0: can@ff060000 {
267 compatible = "xlnx,zynq-can-1.0";
268 status = "disabled";
269 clock-names = "can_clk", "pclk";
Michal Simekb976fd62016-02-11 07:19:06 +0100270 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100271 interrupts = <0 23 4>;
272 interrupt-parent = <&gic>;
273 tx-fifo-depth = <0x40>;
274 rx-fifo-depth = <0x40>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800275 power-domains = <&pd_can0>;
Michal Simek44303df2015-10-30 15:39:18 +0100276 };
277
278 can1: can@ff070000 {
279 compatible = "xlnx,zynq-can-1.0";
280 status = "disabled";
281 clock-names = "can_clk", "pclk";
Michal Simekb976fd62016-02-11 07:19:06 +0100282 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100283 interrupts = <0 24 4>;
284 interrupt-parent = <&gic>;
285 tx-fifo-depth = <0x40>;
286 rx-fifo-depth = <0x40>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800287 power-domains = <&pd_can1>;
Michal Simek44303df2015-10-30 15:39:18 +0100288 };
289
Michal Simekff50d212015-11-26 11:21:25 +0100290 cci: cci@fd6e0000 {
291 compatible = "arm,cci-400";
Michal Simekb976fd62016-02-11 07:19:06 +0100292 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekff50d212015-11-26 11:21:25 +0100293 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
294 #address-cells = <1>;
295 #size-cells = <1>;
296
297 pmu@9000 {
298 compatible = "arm,cci-400-pmu,r1";
299 reg = <0x9000 0x5000>;
300 interrupt-parent = <&gic>;
301 interrupts = <0 123 4>,
302 <0 123 4>,
303 <0 123 4>,
304 <0 123 4>,
305 <0 123 4>;
306 };
307 };
308
Michal Simek44303df2015-10-30 15:39:18 +0100309 /* GDMA */
310 fpd_dma_chan1: dma@fd500000 {
311 status = "disabled";
312 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100313 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100314 interrupt-parent = <&gic>;
315 interrupts = <0 124 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530316 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100317 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200318 #stream-id-cells = <1>;
319 iommus = <&smmu 0x14e8>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800320 power-domains = <&pd_gdma>;
Michal Simek44303df2015-10-30 15:39:18 +0100321 };
322
323 fpd_dma_chan2: dma@fd510000 {
324 status = "disabled";
325 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100326 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100327 interrupt-parent = <&gic>;
328 interrupts = <0 125 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530329 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100330 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200331 #stream-id-cells = <1>;
332 iommus = <&smmu 0x14e9>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800333 power-domains = <&pd_gdma>;
Michal Simek44303df2015-10-30 15:39:18 +0100334 };
335
336 fpd_dma_chan3: dma@fd520000 {
337 status = "disabled";
338 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100339 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100340 interrupt-parent = <&gic>;
341 interrupts = <0 126 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530342 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100343 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200344 #stream-id-cells = <1>;
345 iommus = <&smmu 0x14ea>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800346 power-domains = <&pd_gdma>;
Michal Simek44303df2015-10-30 15:39:18 +0100347 };
348
349 fpd_dma_chan4: dma@fd530000 {
350 status = "disabled";
351 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100352 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100353 interrupt-parent = <&gic>;
354 interrupts = <0 127 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530355 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100356 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200357 #stream-id-cells = <1>;
358 iommus = <&smmu 0x14eb>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800359 power-domains = <&pd_gdma>;
Michal Simek44303df2015-10-30 15:39:18 +0100360 };
361
362 fpd_dma_chan5: dma@fd540000 {
363 status = "disabled";
364 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100365 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100366 interrupt-parent = <&gic>;
367 interrupts = <0 128 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530368 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100369 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200370 #stream-id-cells = <1>;
371 iommus = <&smmu 0x14ec>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800372 power-domains = <&pd_gdma>;
Michal Simek44303df2015-10-30 15:39:18 +0100373 };
374
375 fpd_dma_chan6: dma@fd550000 {
376 status = "disabled";
377 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100378 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100379 interrupt-parent = <&gic>;
380 interrupts = <0 129 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530381 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100382 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200383 #stream-id-cells = <1>;
384 iommus = <&smmu 0x14ed>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800385 power-domains = <&pd_gdma>;
Michal Simek44303df2015-10-30 15:39:18 +0100386 };
387
388 fpd_dma_chan7: dma@fd560000 {
389 status = "disabled";
390 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100391 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100392 interrupt-parent = <&gic>;
393 interrupts = <0 130 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530394 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100395 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200396 #stream-id-cells = <1>;
397 iommus = <&smmu 0x14ee>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800398 power-domains = <&pd_gdma>;
Michal Simek44303df2015-10-30 15:39:18 +0100399 };
400
401 fpd_dma_chan8: dma@fd570000 {
402 status = "disabled";
403 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100404 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100405 interrupt-parent = <&gic>;
406 interrupts = <0 131 4>;
VNSL Durgab34d11d2016-03-24 22:45:12 +0530407 clock-names = "clk_main", "clk_apb";
Michal Simek44303df2015-10-30 15:39:18 +0100408 xlnx,bus-width = <128>;
Michal Simekba6ad312016-04-06 10:43:23 +0200409 #stream-id-cells = <1>;
410 iommus = <&smmu 0x14ef>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800411 power-domains = <&pd_gdma>;
Michal Simek44303df2015-10-30 15:39:18 +0100412 };
413
414 gpu: gpu@fd4b0000 {
415 status = "disabled";
416 compatible = "arm,mali-400", "arm,mali-utgard";
Michal Simekb976fd62016-02-11 07:19:06 +0100417 reg = <0x0 0xfd4b0000 0x0 0x30000>;
Michal Simek44303df2015-10-30 15:39:18 +0100418 interrupt-parent = <&gic>;
419 interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
420 interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1";
Filip Drazic2af39322016-08-29 19:32:56 +0200421 power-domains = <&pd_gpu>;
Michal Simek44303df2015-10-30 15:39:18 +0100422 };
423
Kedareswara rao Appana6af57732016-09-09 12:36:01 +0530424 /* LPDDMA default allows only secured access. inorder to enable
425 * These dma channels, Users should ensure that these dma
426 * Channels are allowed for non secure access.
427 */
Michal Simek44303df2015-10-30 15:39:18 +0100428 lpd_dma_chan1: dma@ffa80000 {
429 status = "disabled";
430 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appanad33046a2016-09-30 10:34:59 +0530431 clock-names = "clk_main", "clk_apb";
Michal Simekb976fd62016-02-11 07:19:06 +0100432 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100433 interrupt-parent = <&gic>;
434 interrupts = <0 77 4>;
Michal Simek44303df2015-10-30 15:39:18 +0100435 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200436 #stream-id-cells = <1>;
437 iommus = <&smmu 0x868>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800438 power-domains = <&pd_adma>;
Michal Simek44303df2015-10-30 15:39:18 +0100439 };
440
441 lpd_dma_chan2: dma@ffa90000 {
442 status = "disabled";
443 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appanad33046a2016-09-30 10:34:59 +0530444 clock-names = "clk_main", "clk_apb";
Michal Simekb976fd62016-02-11 07:19:06 +0100445 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100446 interrupt-parent = <&gic>;
447 interrupts = <0 78 4>;
Michal Simek44303df2015-10-30 15:39:18 +0100448 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200449 #stream-id-cells = <1>;
450 iommus = <&smmu 0x869>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800451 power-domains = <&pd_adma>;
Michal Simek44303df2015-10-30 15:39:18 +0100452 };
453
454 lpd_dma_chan3: dma@ffaa0000 {
455 status = "disabled";
456 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appanad33046a2016-09-30 10:34:59 +0530457 clock-names = "clk_main", "clk_apb";
Michal Simekb976fd62016-02-11 07:19:06 +0100458 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100459 interrupt-parent = <&gic>;
460 interrupts = <0 79 4>;
Michal Simek44303df2015-10-30 15:39:18 +0100461 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200462 #stream-id-cells = <1>;
463 iommus = <&smmu 0x86a>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800464 power-domains = <&pd_adma>;
Michal Simek44303df2015-10-30 15:39:18 +0100465 };
466
467 lpd_dma_chan4: dma@ffab0000 {
468 status = "disabled";
469 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appanad33046a2016-09-30 10:34:59 +0530470 clock-names = "clk_main", "clk_apb";
Michal Simekb976fd62016-02-11 07:19:06 +0100471 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100472 interrupt-parent = <&gic>;
473 interrupts = <0 80 4>;
Michal Simek44303df2015-10-30 15:39:18 +0100474 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200475 #stream-id-cells = <1>;
476 iommus = <&smmu 0x86b>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800477 power-domains = <&pd_adma>;
Michal Simek44303df2015-10-30 15:39:18 +0100478 };
479
480 lpd_dma_chan5: dma@ffac0000 {
481 status = "disabled";
482 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appanad33046a2016-09-30 10:34:59 +0530483 clock-names = "clk_main", "clk_apb";
Michal Simekb976fd62016-02-11 07:19:06 +0100484 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100485 interrupt-parent = <&gic>;
486 interrupts = <0 81 4>;
Michal Simek44303df2015-10-30 15:39:18 +0100487 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200488 #stream-id-cells = <1>;
489 iommus = <&smmu 0x86c>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800490 power-domains = <&pd_adma>;
Michal Simek44303df2015-10-30 15:39:18 +0100491 };
492
493 lpd_dma_chan6: dma@ffad0000 {
494 status = "disabled";
495 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appanad33046a2016-09-30 10:34:59 +0530496 clock-names = "clk_main", "clk_apb";
Michal Simekb976fd62016-02-11 07:19:06 +0100497 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100498 interrupt-parent = <&gic>;
499 interrupts = <0 82 4>;
Michal Simek44303df2015-10-30 15:39:18 +0100500 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200501 #stream-id-cells = <1>;
502 iommus = <&smmu 0x86d>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800503 power-domains = <&pd_adma>;
Michal Simek44303df2015-10-30 15:39:18 +0100504 };
505
506 lpd_dma_chan7: dma@ffae0000 {
507 status = "disabled";
508 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appanad33046a2016-09-30 10:34:59 +0530509 clock-names = "clk_main", "clk_apb";
Michal Simekb976fd62016-02-11 07:19:06 +0100510 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100511 interrupt-parent = <&gic>;
512 interrupts = <0 83 4>;
Michal Simek44303df2015-10-30 15:39:18 +0100513 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200514 #stream-id-cells = <1>;
515 iommus = <&smmu 0x86e>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800516 power-domains = <&pd_adma>;
Michal Simek44303df2015-10-30 15:39:18 +0100517 };
518
519 lpd_dma_chan8: dma@ffaf0000 {
520 status = "disabled";
521 compatible = "xlnx,zynqmp-dma-1.0";
Kedareswara rao Appanad33046a2016-09-30 10:34:59 +0530522 clock-names = "clk_main", "clk_apb";
Michal Simekb976fd62016-02-11 07:19:06 +0100523 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100524 interrupt-parent = <&gic>;
525 interrupts = <0 84 4>;
Michal Simek44303df2015-10-30 15:39:18 +0100526 xlnx,bus-width = <64>;
Michal Simekba6ad312016-04-06 10:43:23 +0200527 #stream-id-cells = <1>;
528 iommus = <&smmu 0x86f>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800529 power-domains = <&pd_adma>;
Michal Simek44303df2015-10-30 15:39:18 +0100530 };
531
Naga Sureshkumar Relli90869002016-03-11 13:10:26 +0530532 mc: memory-controller@fd070000 {
533 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simekb976fd62016-02-11 07:19:06 +0100534 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Relli90869002016-03-11 13:10:26 +0530535 interrupt-parent = <&gic>;
536 interrupts = <0 112 4>;
537 };
538
Michal Simek44303df2015-10-30 15:39:18 +0100539 nand0: nand@ff100000 {
540 compatible = "arasan,nfc-v3p10";
541 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100542 reg = <0x0 0xff100000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100543 clock-names = "clk_sys", "clk_flash";
544 interrupt-parent = <&gic>;
545 interrupts = <0 14 4>;
546 #address-cells = <2>;
547 #size-cells = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200548 #stream-id-cells = <1>;
549 iommus = <&smmu 0x872>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800550 power-domains = <&pd_nand>;
Michal Simek44303df2015-10-30 15:39:18 +0100551 };
552
553 gem0: ethernet@ff0b0000 {
Michal Simekda2ad782016-02-11 15:26:46 +0100554 compatible = "cdns,zynqmp-gem";
Michal Simek44303df2015-10-30 15:39:18 +0100555 status = "disabled";
556 interrupt-parent = <&gic>;
557 interrupts = <0 57 4>, <0 57 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100558 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100559 clock-names = "pclk", "hclk", "tx_clk";
560 #address-cells = <1>;
561 #size-cells = <0>;
Edgar E. Iglesias7f1d7d92015-11-26 14:12:20 +0100562 #stream-id-cells = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200563 iommus = <&smmu 0x874>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800564 power-domains = <&pd_eth0>;
Michal Simek44303df2015-10-30 15:39:18 +0100565 };
566
567 gem1: ethernet@ff0c0000 {
Michal Simekda2ad782016-02-11 15:26:46 +0100568 compatible = "cdns,zynqmp-gem";
Michal Simek44303df2015-10-30 15:39:18 +0100569 status = "disabled";
570 interrupt-parent = <&gic>;
571 interrupts = <0 59 4>, <0 59 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100572 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100573 clock-names = "pclk", "hclk", "tx_clk";
574 #address-cells = <1>;
575 #size-cells = <0>;
Edgar E. Iglesias7f1d7d92015-11-26 14:12:20 +0100576 #stream-id-cells = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200577 iommus = <&smmu 0x875>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800578 power-domains = <&pd_eth1>;
Michal Simek44303df2015-10-30 15:39:18 +0100579 };
580
581 gem2: ethernet@ff0d0000 {
Michal Simekda2ad782016-02-11 15:26:46 +0100582 compatible = "cdns,zynqmp-gem";
Michal Simek44303df2015-10-30 15:39:18 +0100583 status = "disabled";
584 interrupt-parent = <&gic>;
585 interrupts = <0 61 4>, <0 61 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100586 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100587 clock-names = "pclk", "hclk", "tx_clk";
588 #address-cells = <1>;
589 #size-cells = <0>;
Edgar E. Iglesias7f1d7d92015-11-26 14:12:20 +0100590 #stream-id-cells = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200591 iommus = <&smmu 0x876>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800592 power-domains = <&pd_eth2>;
Michal Simek44303df2015-10-30 15:39:18 +0100593 };
594
595 gem3: ethernet@ff0e0000 {
Michal Simekda2ad782016-02-11 15:26:46 +0100596 compatible = "cdns,zynqmp-gem";
Michal Simek44303df2015-10-30 15:39:18 +0100597 status = "disabled";
598 interrupt-parent = <&gic>;
599 interrupts = <0 63 4>, <0 63 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100600 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100601 clock-names = "pclk", "hclk", "tx_clk";
602 #address-cells = <1>;
603 #size-cells = <0>;
Edgar E. Iglesias7f1d7d92015-11-26 14:12:20 +0100604 #stream-id-cells = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200605 iommus = <&smmu 0x877>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800606 power-domains = <&pd_eth3>;
Michal Simek44303df2015-10-30 15:39:18 +0100607 };
608
609 gpio: gpio@ff0a0000 {
610 compatible = "xlnx,zynqmp-gpio-1.0";
611 status = "disabled";
612 #gpio-cells = <0x2>;
613 interrupt-parent = <&gic>;
614 interrupts = <0 16 4>;
Michal Simek9e826b62016-10-20 10:26:13 +0200615 interrupt-controller;
616 #interrupt-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100617 reg = <0x0 0xff0a0000 0x0 0x1000>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800618 power-domains = <&pd_gpio>;
Michal Simek44303df2015-10-30 15:39:18 +0100619 };
620
621 i2c0: i2c@ff020000 {
622 compatible = "cdns,i2c-r1p10";
623 status = "disabled";
624 interrupt-parent = <&gic>;
625 interrupts = <0 17 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100626 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100627 #address-cells = <1>;
628 #size-cells = <0>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800629 power-domains = <&pd_i2c0>;
Michal Simek44303df2015-10-30 15:39:18 +0100630 };
631
632 i2c1: i2c@ff030000 {
633 compatible = "cdns,i2c-r1p10";
634 status = "disabled";
635 interrupt-parent = <&gic>;
636 interrupts = <0 18 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100637 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100638 #address-cells = <1>;
639 #size-cells = <0>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800640 power-domains = <&pd_i2c1>;
Michal Simek44303df2015-10-30 15:39:18 +0100641 };
642
Naga Sureshkumar Relli55344802016-05-18 12:23:13 +0530643 ocm: memory-controller@ff960000 {
644 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simekb976fd62016-02-11 07:19:06 +0100645 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli55344802016-05-18 12:23:13 +0530646 interrupt-parent = <&gic>;
647 interrupts = <0 10 4>;
648 };
649
Michal Simek44303df2015-10-30 15:39:18 +0100650 pcie: pcie@fd0e0000 {
651 compatible = "xlnx,nwl-pcie-2.11";
652 status = "disabled";
653 #address-cells = <3>;
654 #size-cells = <2>;
655 #interrupt-cells = <1>;
Bharat Kumar Gogada7d6ca732016-07-19 20:49:29 +0530656 msi-controller;
Michal Simek44303df2015-10-30 15:39:18 +0100657 device_type = "pci";
658 interrupt-parent = <&gic>;
Michal Simek91a8b0e2016-01-20 12:59:23 +0100659 interrupts = <0 118 4>,
Bharat Kumar Gogada7d6ca732016-07-19 20:49:29 +0530660 <0 117 4>,
Michal Simek91a8b0e2016-01-20 12:59:23 +0100661 <0 116 4>,
662 <0 115 4>, /* MSI_1 [63...32] */
663 <0 114 4>; /* MSI_0 [31...0] */
Bharat Kumar Gogada7d6ca732016-07-19 20:49:29 +0530664 interrupt-names = "misc","dummy","intx", "msi1", "msi0";
665 msi-parent = <&pcie>;
Michal Simekb976fd62016-02-11 07:19:06 +0100666 reg = <0x0 0xfd0e0000 0x0 0x1000>,
667 <0x0 0xfd480000 0x0 0x1000>,
Bharat Kumar Gogada688d1be2016-08-02 20:34:13 +0530668 <0x80 0x00000000 0x0 0x1000000>;
Michal Simek44303df2015-10-30 15:39:18 +0100669 reg-names = "breg", "pcireg", "cfg";
Bharat Kumar Gogada688d1be2016-08-02 20:34:13 +0530670 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000 /* non-prefetchable memory */
671 0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Bharat Kumar Gogada33aec512016-02-15 21:18:58 +0530672 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
673 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
674 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
675 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
676 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Filip Drazic2af39322016-08-29 19:32:56 +0200677 power-domains = <&pd_pcie>;
Bharat Kumar Gogada33aec512016-02-15 21:18:58 +0530678 pcie_intc: legacy-interrupt-controller {
679 interrupt-controller;
680 #address-cells = <0>;
681 #interrupt-cells = <1>;
682 };
Michal Simek44303df2015-10-30 15:39:18 +0100683 };
684
685 qspi: spi@ff0f0000 {
686 compatible = "xlnx,zynqmp-qspi-1.0";
687 status = "disabled";
688 clock-names = "ref_clk", "pclk";
689 interrupts = <0 15 4>;
690 interrupt-parent = <&gic>;
691 num-cs = <1>;
Michal Simekb976fd62016-02-11 07:19:06 +0100692 reg = <0x0 0xff0f0000 0x0 0x1000>,
693 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek44303df2015-10-30 15:39:18 +0100694 #address-cells = <1>;
695 #size-cells = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200696 #stream-id-cells = <1>;
697 iommus = <&smmu 0x873>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800698 power-domains = <&pd_qspi>;
Michal Simek44303df2015-10-30 15:39:18 +0100699 };
700
701 rtc: rtc@ffa60000 {
702 compatible = "xlnx,zynqmp-rtc";
703 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100704 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek44303df2015-10-30 15:39:18 +0100705 interrupt-parent = <&gic>;
706 interrupts = <0 26 4>, <0 27 4>;
707 interrupt-names = "alarm", "sec";
708 };
709
Anurag Kumar Vulishadb6c62e2016-05-17 16:49:01 +0530710 serdes: zynqmp_phy@fd400000 {
711 compatible = "xlnx,zynqmp-psgtr";
712 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100713 reg = <0x0 0xfd400000 0x0 0x40000>,
714 <0x0 0xfd3d0000 0x0 0x1000>,
715 <0x0 0xfd1a0000 0x0 0x1000>,
716 <0x0 0xff5e0000 0x0 0x1000>;
Anurag Kumar Vulishadb6c62e2016-05-17 16:49:01 +0530717 reg-names = "serdes", "siou", "fpd", "lpd";
718 xlnx,tx_termination_fix;
719 lane0: lane0 {
720 #phy-cells = <4>;
721 };
722 lane1: lane1 {
723 #phy-cells = <4>;
724 };
725 lane2: lane2 {
726 #phy-cells = <4>;
727 };
728 lane3: lane3 {
729 #phy-cells = <4>;
730 };
731 };
732
Michal Simek44303df2015-10-30 15:39:18 +0100733 sata: ahci@fd0c0000 {
734 compatible = "ceva,ahci-1v84";
735 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100736 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek44303df2015-10-30 15:39:18 +0100737 interrupt-parent = <&gic>;
738 interrupts = <0 133 4>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800739 power-domains = <&pd_sata>;
Michal Simek44303df2015-10-30 15:39:18 +0100740 };
741
742 sdhci0: sdhci@ff160000 {
Michal Simekc9811e12016-02-22 09:57:27 +0100743 u-boot,dm-pre-reloc;
Sai Krishna Potthuri0488a5e2016-08-16 14:41:35 +0530744 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek44303df2015-10-30 15:39:18 +0100745 status = "disabled";
746 interrupt-parent = <&gic>;
747 interrupts = <0 48 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100748 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100749 clock-names = "clk_xin", "clk_ahb";
Sai Krishna Potthuri0488a5e2016-08-16 14:41:35 +0530750 xlnx,device_id = <0>;
Michal Simekba6ad312016-04-06 10:43:23 +0200751 #stream-id-cells = <1>;
752 iommus = <&smmu 0x870>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800753 power-domains = <&pd_sd0>;
Michal Simek44303df2015-10-30 15:39:18 +0100754 };
755
756 sdhci1: sdhci@ff170000 {
Michal Simekc9811e12016-02-22 09:57:27 +0100757 u-boot,dm-pre-reloc;
Sai Krishna Potthuri0488a5e2016-08-16 14:41:35 +0530758 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek44303df2015-10-30 15:39:18 +0100759 status = "disabled";
760 interrupt-parent = <&gic>;
761 interrupts = <0 49 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100762 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100763 clock-names = "clk_xin", "clk_ahb";
Sai Krishna Potthuri0488a5e2016-08-16 14:41:35 +0530764 xlnx,device_id = <1>;
Michal Simekba6ad312016-04-06 10:43:23 +0200765 #stream-id-cells = <1>;
766 iommus = <&smmu 0x871>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800767 power-domains = <&pd_sd1>;
Michal Simek44303df2015-10-30 15:39:18 +0100768 };
769
770 smmu: smmu@fd800000 {
771 compatible = "arm,mmu-500";
Michal Simekb976fd62016-02-11 07:19:06 +0100772 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simekba6ad312016-04-06 10:43:23 +0200773 #iommu-cells = <1>;
Michal Simek44303df2015-10-30 15:39:18 +0100774 #global-interrupts = <1>;
775 interrupt-parent = <&gic>;
Edgar E. Iglesias88a85aa2015-11-26 14:12:19 +0100776 interrupts = <0 155 4>,
777 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
778 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
779 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
780 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
Edgar E. Iglesias7f1d7d92015-11-26 14:12:20 +0100781 mmu-masters = < &gem0 0x874
782 &gem1 0x875
783 &gem2 0x876
Michal Simekba6ad312016-04-06 10:43:23 +0200784 &gem3 0x877
785 &usb0 0x860
786 &usb1 0x861
787 &qspi 0x873
788 &lpd_dma_chan1 0x868
789 &lpd_dma_chan2 0x869
790 &lpd_dma_chan3 0x86a
791 &lpd_dma_chan4 0x86b
792 &lpd_dma_chan5 0x86c
793 &lpd_dma_chan6 0x86d
794 &lpd_dma_chan7 0x86e
795 &lpd_dma_chan8 0x86f
796 &fpd_dma_chan1 0x14e8
797 &fpd_dma_chan2 0x14e9
798 &fpd_dma_chan3 0x14ea
799 &fpd_dma_chan4 0x14eb
800 &fpd_dma_chan5 0x14ec
801 &fpd_dma_chan6 0x14ed
802 &fpd_dma_chan7 0x14ee
803 &fpd_dma_chan8 0x14ef
804 &sdhci0 0x870
805 &sdhci1 0x871
806 &nand0 0x872>;
Michal Simek44303df2015-10-30 15:39:18 +0100807 };
808
809 spi0: spi@ff040000 {
810 compatible = "cdns,spi-r1p6";
811 status = "disabled";
812 interrupt-parent = <&gic>;
813 interrupts = <0 19 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100814 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100815 clock-names = "ref_clk", "pclk";
816 #address-cells = <1>;
817 #size-cells = <0>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800818 power-domains = <&pd_spi0>;
Michal Simek44303df2015-10-30 15:39:18 +0100819 };
820
821 spi1: spi@ff050000 {
822 compatible = "cdns,spi-r1p6";
823 status = "disabled";
824 interrupt-parent = <&gic>;
825 interrupts = <0 20 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100826 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100827 clock-names = "ref_clk", "pclk";
828 #address-cells = <1>;
829 #size-cells = <0>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800830 power-domains = <&pd_spi1>;
Michal Simek44303df2015-10-30 15:39:18 +0100831 };
832
833 ttc0: timer@ff110000 {
834 compatible = "cdns,ttc";
835 status = "disabled";
836 interrupt-parent = <&gic>;
837 interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100838 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100839 timer-width = <32>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800840 power-domains = <&pd_ttc0>;
Michal Simek44303df2015-10-30 15:39:18 +0100841 };
842
843 ttc1: timer@ff120000 {
844 compatible = "cdns,ttc";
845 status = "disabled";
846 interrupt-parent = <&gic>;
847 interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100848 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100849 timer-width = <32>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800850 power-domains = <&pd_ttc1>;
Michal Simek44303df2015-10-30 15:39:18 +0100851 };
852
853 ttc2: timer@ff130000 {
854 compatible = "cdns,ttc";
855 status = "disabled";
856 interrupt-parent = <&gic>;
857 interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100858 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100859 timer-width = <32>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800860 power-domains = <&pd_ttc2>;
Michal Simek44303df2015-10-30 15:39:18 +0100861 };
862
863 ttc3: timer@ff140000 {
864 compatible = "cdns,ttc";
865 status = "disabled";
866 interrupt-parent = <&gic>;
867 interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100868 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100869 timer-width = <32>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800870 power-domains = <&pd_ttc3>;
Michal Simek44303df2015-10-30 15:39:18 +0100871 };
872
873 uart0: serial@ff000000 {
Michal Simekc9811e12016-02-22 09:57:27 +0100874 u-boot,dm-pre-reloc;
Michal Simekca2f5872015-11-27 13:22:58 +0100875 compatible = "cdns,uart-r1p12", "xlnx,xuartps";
Michal Simek44303df2015-10-30 15:39:18 +0100876 status = "disabled";
877 interrupt-parent = <&gic>;
878 interrupts = <0 21 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100879 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100880 clock-names = "uart_clk", "pclk";
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800881 power-domains = <&pd_uart0>;
Michal Simek44303df2015-10-30 15:39:18 +0100882 };
883
884 uart1: serial@ff010000 {
Michal Simekc9811e12016-02-22 09:57:27 +0100885 u-boot,dm-pre-reloc;
Michal Simekca2f5872015-11-27 13:22:58 +0100886 compatible = "cdns,uart-r1p12", "xlnx,xuartps";
Michal Simek44303df2015-10-30 15:39:18 +0100887 status = "disabled";
888 interrupt-parent = <&gic>;
889 interrupts = <0 22 4>;
Michal Simekb976fd62016-02-11 07:19:06 +0100890 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100891 clock-names = "uart_clk", "pclk";
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800892 power-domains = <&pd_uart1>;
Michal Simek44303df2015-10-30 15:39:18 +0100893 };
894
Michal Simekc926e6f2016-11-11 13:21:04 +0100895 usb0: usb0 {
Michal Simeka84de482016-04-07 15:06:07 +0200896 #address-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100897 #size-cells = <2>;
Michal Simek44303df2015-10-30 15:39:18 +0100898 status = "disabled";
Michal Simeka84de482016-04-07 15:06:07 +0200899 compatible = "xlnx,zynqmp-dwc3";
900 clock-names = "bus_clk", "ref_clk";
901 clocks = <&clk125>, <&clk125>;
Michal Simekba6ad312016-04-06 10:43:23 +0200902 #stream-id-cells = <1>;
903 iommus = <&smmu 0x860>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800904 power-domains = <&pd_usb0>;
Michal Simeka84de482016-04-07 15:06:07 +0200905 ranges;
906
907 dwc3_0: dwc3@fe200000 {
908 compatible = "snps,dwc3";
909 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100910 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simeka84de482016-04-07 15:06:07 +0200911 interrupt-parent = <&gic>;
912 interrupts = <0 65 4>;
913 /* snps,quirk-frame-length-adjustment = <0x20>; */
914 snps,refclk_fladj;
915 };
Michal Simek44303df2015-10-30 15:39:18 +0100916 };
917
Michal Simekc926e6f2016-11-11 13:21:04 +0100918 usb1: usb1 {
Michal Simeka84de482016-04-07 15:06:07 +0200919 #address-cells = <2>;
Michal Simekb976fd62016-02-11 07:19:06 +0100920 #size-cells = <2>;
Michal Simek44303df2015-10-30 15:39:18 +0100921 status = "disabled";
Michal Simeka84de482016-04-07 15:06:07 +0200922 compatible = "xlnx,zynqmp-dwc3";
923 clock-names = "bus_clk", "ref_clk";
924 clocks = <&clk125>, <&clk125>;
Michal Simekba6ad312016-04-06 10:43:23 +0200925 #stream-id-cells = <1>;
926 iommus = <&smmu 0x861>;
Soren Brinkmann8f4e3972016-01-11 15:34:42 -0800927 power-domains = <&pd_usb1>;
Michal Simeka84de482016-04-07 15:06:07 +0200928 ranges;
929
930 dwc3_1: dwc3@fe300000 {
931 compatible = "snps,dwc3";
932 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100933 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simeka84de482016-04-07 15:06:07 +0200934 interrupt-parent = <&gic>;
935 interrupts = <0 70 4>;
936 /* snps,quirk-frame-length-adjustment = <0x20>; */
937 snps,refclk_fladj;
938 };
Michal Simek44303df2015-10-30 15:39:18 +0100939 };
940
941 watchdog0: watchdog@fd4d0000 {
942 compatible = "cdns,wdt-r1p2";
943 status = "disabled";
944 interrupt-parent = <&gic>;
Punnaiah Choudary Kallurid3fd4332015-11-04 12:34:17 +0530945 interrupts = <0 113 1>;
Michal Simekb976fd62016-02-11 07:19:06 +0100946 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100947 timeout-sec = <10>;
948 };
949
950 xilinx_drm: xilinx_drm {
951 compatible = "xlnx,drm";
952 status = "disabled";
953 xlnx,encoder-slave = <&xlnx_dp>;
954 xlnx,connector-type = "DisplayPort";
955 xlnx,dp-sub = <&xlnx_dp_sub>;
956 planes {
957 xlnx,pixel-format = "rgb565";
958 plane0 {
959 dmas = <&xlnx_dpdma 3>;
Hyun Kwonbfe27982016-07-14 17:42:44 -0700960 dma-names = "dma0";
Michal Simek44303df2015-10-30 15:39:18 +0100961 };
962 plane1 {
Hyun Kwonbfe27982016-07-14 17:42:44 -0700963 dmas = <&xlnx_dpdma 0>,
964 <&xlnx_dpdma 1>,
965 <&xlnx_dpdma 2>;
966 dma-names = "dma0", "dma1", "dma2";
Michal Simek44303df2015-10-30 15:39:18 +0100967 };
968 };
969 };
970
Hyun Kwon695d75a2015-11-23 17:12:54 -0800971 xlnx_dp: dp@fd4a0000 {
Michal Simek44303df2015-10-30 15:39:18 +0100972 compatible = "xlnx,v-dp";
973 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +0100974 reg = <0x0 0xfd4a0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +0100975 interrupts = <0 119 4>;
976 interrupt-parent = <&gic>;
977 clock-names = "aclk", "aud_clk";
978 xlnx,dp-version = "v1.2";
979 xlnx,max-lanes = <2>;
980 xlnx,max-link-rate = <540000>;
981 xlnx,max-bpc = <16>;
982 xlnx,enable-ycrcb;
983 xlnx,colormetry = "rgb";
984 xlnx,bpc = <8>;
985 xlnx,audio-chan = <2>;
986 xlnx,dp-sub = <&xlnx_dp_sub>;
Hyun Kwon939cfea2015-11-23 17:12:55 -0800987 xlnx,max-pclock-frequency = <300000>;
Michal Simek44303df2015-10-30 15:39:18 +0100988 };
989
990 xlnx_dp_snd_card: dp_snd_card {
991 compatible = "xlnx,dp-snd-card";
992 status = "disabled";
993 xlnx,dp-snd-pcm = <&xlnx_dp_snd_pcm0>, <&xlnx_dp_snd_pcm1>;
994 xlnx,dp-snd-codec = <&xlnx_dp_snd_codec0>;
995 };
996
997 xlnx_dp_snd_codec0: dp_snd_codec0 {
998 compatible = "xlnx,dp-snd-codec";
999 status = "disabled";
1000 clock-names = "aud_clk";
1001 };
1002
1003 xlnx_dp_snd_pcm0: dp_snd_pcm0 {
1004 compatible = "xlnx,dp-snd-pcm";
1005 status = "disabled";
1006 dmas = <&xlnx_dpdma 4>;
1007 dma-names = "tx";
1008 };
1009
1010 xlnx_dp_snd_pcm1: dp_snd_pcm1 {
1011 compatible = "xlnx,dp-snd-pcm";
1012 status = "disabled";
1013 dmas = <&xlnx_dpdma 5>;
1014 dma-names = "tx";
1015 };
1016
Hyun Kwon695d75a2015-11-23 17:12:54 -08001017 xlnx_dp_sub: dp_sub@fd4aa000 {
Michal Simek44303df2015-10-30 15:39:18 +01001018 compatible = "xlnx,dp-sub";
1019 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +01001020 reg = <0x0 0xfd4aa000 0x0 0x1000>,
1021 <0x0 0xfd4ab000 0x0 0x1000>,
1022 <0x0 0xfd4ac000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +01001023 reg-names = "blend", "av_buf", "aud";
1024 xlnx,output-fmt = "rgb";
Hyun Kwon939cfea2015-11-23 17:12:55 -08001025 xlnx,vid-fmt = "yuyv";
1026 xlnx,gfx-fmt = "rgb565";
Michal Simek44303df2015-10-30 15:39:18 +01001027 };
1028
1029 xlnx_dpdma: dma@fd4c0000 {
1030 compatible = "xlnx,dpdma";
1031 status = "disabled";
Michal Simekb976fd62016-02-11 07:19:06 +01001032 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek44303df2015-10-30 15:39:18 +01001033 interrupts = <0 122 4>;
1034 interrupt-parent = <&gic>;
1035 clock-names = "axi_clk";
1036 dma-channels = <6>;
1037 #dma-cells = <1>;
Michal Simekc926e6f2016-11-11 13:21:04 +01001038 dma-video0channel {
Michal Simek44303df2015-10-30 15:39:18 +01001039 compatible = "xlnx,video0";
1040 };
Michal Simekc926e6f2016-11-11 13:21:04 +01001041 dma-video1channel {
Michal Simek44303df2015-10-30 15:39:18 +01001042 compatible = "xlnx,video1";
1043 };
Michal Simekc926e6f2016-11-11 13:21:04 +01001044 dma-video2channel {
Michal Simek44303df2015-10-30 15:39:18 +01001045 compatible = "xlnx,video2";
1046 };
Michal Simekc926e6f2016-11-11 13:21:04 +01001047 dma-graphicschannel {
Michal Simek44303df2015-10-30 15:39:18 +01001048 compatible = "xlnx,graphics";
1049 };
Michal Simekc926e6f2016-11-11 13:21:04 +01001050 dma-audio0channel {
Michal Simek44303df2015-10-30 15:39:18 +01001051 compatible = "xlnx,audio0";
1052 };
Michal Simekc926e6f2016-11-11 13:21:04 +01001053 dma-audio1channel {
Michal Simek44303df2015-10-30 15:39:18 +01001054 compatible = "xlnx,audio1";
1055 };
1056 };
1057 };
1058};