Stefan Roese | 211ea91 | 2007-10-22 07:34:34 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2007 |
| 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * Based on code provided from Senao and AMCC |
| 6 | * |
| 7 | * See file CREDITS for list of people who contributed to this |
| 8 | * project. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
| 25 | |
| 26 | #include <config.h> |
| 27 | #include <ppc4xx.h> |
| 28 | |
| 29 | #include <ppc_asm.tmpl> |
| 30 | #include <ppc_defs.h> |
| 31 | |
| 32 | #define mtsdram_as(reg, value) \ |
| 33 | addi r4,0,reg ; \ |
| 34 | mtdcr memcfga,r4 ; \ |
| 35 | addis r4,0,value@h ; \ |
| 36 | ori r4,r4,value@l ; \ |
| 37 | mtdcr memcfgd,r4 ; |
| 38 | |
| 39 | .globl ext_bus_cntlr_init |
| 40 | ext_bus_cntlr_init: |
| 41 | |
| 42 | /* |
| 43 | * DDR2 setup |
| 44 | */ |
| 45 | |
| 46 | /* Following the DDR Core Manual, here is the initialization */ |
| 47 | |
| 48 | /* Step 1 */ |
| 49 | |
| 50 | /* Step 2 */ |
| 51 | |
| 52 | /* Step 3 */ |
| 53 | |
| 54 | /* base=00000000, size=128MByte (5), mode=2 (n*10*4) */ |
| 55 | mtsdram_as(SDRAM_MB0CF, 0x00005201); |
| 56 | |
Stefan Roese | ecdcbd4 | 2007-11-16 14:00:59 +0100 | [diff] [blame] | 57 | /* base=08000000, size=128MByte (5), mode=2 (n*10*4) */ |
| 58 | mtsdram_as(SDRAM_MB1CF, (0x08000000 >> 3) | 0x5201); |
Stefan Roese | 211ea91 | 2007-10-22 07:34:34 +0200 | [diff] [blame] | 59 | |
| 60 | /* SDRAM_CLKTR: Adv Addr clock by 90 deg */ |
| 61 | mtsdram_as(SDRAM_CLKTR,0x80000000); |
| 62 | |
| 63 | /* Refresh Time register (0x30) Refresh every 7.8125uS */ |
| 64 | mtsdram_as(SDRAM_RTR, 0x06180000); |
| 65 | |
| 66 | /* SDRAM_SDTR1 */ |
| 67 | mtsdram_as(SDRAM_SDTR1, 0x80201000); |
| 68 | |
| 69 | /* SDRAM_SDTR2 */ |
| 70 | mtsdram_as(SDRAM_SDTR2, 0x32204232); |
| 71 | |
| 72 | /* SDRAM_SDTR3 */ |
| 73 | mtsdram_as(SDRAM_SDTR3, 0x080b0d1a); |
| 74 | |
| 75 | mtsdram_as(SDRAM_MMODE, 0x00000442); |
| 76 | mtsdram_as(SDRAM_MEMODE, 0x00000404); |
| 77 | |
| 78 | /* SDRAM0_MCOPT1 (0X20) No ECC Gen */ |
| 79 | mtsdram_as(SDRAM_MCOPT1, 0x04322000); |
| 80 | |
| 81 | /* NOP */ |
| 82 | mtsdram_as(SDRAM_INITPLR0, 0xa8380000); |
| 83 | /* precharge 3 DDR clock cycle */ |
| 84 | mtsdram_as(SDRAM_INITPLR1, 0x81900400); |
| 85 | /* EMR2 twr = 2tck */ |
| 86 | mtsdram_as(SDRAM_INITPLR2, 0x81020000); |
| 87 | /* EMR3 twr = 2tck */ |
| 88 | mtsdram_as(SDRAM_INITPLR3, 0x81030000); |
| 89 | /* EMR DLL ENABLE twr = 2tck */ |
| 90 | mtsdram_as(SDRAM_INITPLR4, 0x81010404); |
| 91 | /* MR w/ DLL reset |
| 92 | * Note: 5 is CL. May need to be changed |
| 93 | */ |
| 94 | mtsdram_as(SDRAM_INITPLR5, 0x81000542); |
| 95 | /* precharge 3 DDR clock cycle */ |
| 96 | mtsdram_as(SDRAM_INITPLR6, 0x81900400); |
| 97 | /* Auto-refresh trfc = 26tck */ |
| 98 | mtsdram_as(SDRAM_INITPLR7, 0x8D080000); |
| 99 | /* Auto-refresh trfc = 26tck */ |
| 100 | mtsdram_as(SDRAM_INITPLR8, 0x8D080000); |
| 101 | /* Auto-refresh */ |
| 102 | mtsdram_as(SDRAM_INITPLR9, 0x8D080000); |
| 103 | /* Auto-refresh */ |
| 104 | mtsdram_as(SDRAM_INITPLR10, 0x8D080000); |
| 105 | /* MRS - normal operation; wait 2 cycle (set wait to tMRD) */ |
| 106 | mtsdram_as(SDRAM_INITPLR11, 0x81000442); |
| 107 | mtsdram_as(SDRAM_INITPLR12, 0x81010780); |
| 108 | mtsdram_as(SDRAM_INITPLR13, 0x81010400); |
| 109 | mtsdram_as(SDRAM_INITPLR14, 0x00000000); |
| 110 | mtsdram_as(SDRAM_INITPLR15, 0x00000000); |
| 111 | |
| 112 | /* SET MCIF0_CODT Die Termination On */ |
| 113 | mtsdram_as(SDRAM_CODT, 0x0080f837); |
| 114 | mtsdram_as(SDRAM_MODT0, 0x01800000); |
| 115 | #if 0 /* test-only: not sure if 0 is ok when 2nd bank is used */ |
| 116 | mtsdram_as(SDRAM_MODT1, 0x00000000); |
| 117 | #endif |
| 118 | |
| 119 | mtsdram_as(SDRAM_WRDTR, 0x00000000); |
| 120 | |
| 121 | /* SDRAM0_MCOPT2 (0X21) Start initialization */ |
| 122 | mtsdram_as(SDRAM_MCOPT2, 0x20000000); |
| 123 | |
| 124 | /* Step 5 */ |
| 125 | lis r3,0x1 /* 400000 = wait 100ms */ |
| 126 | mtctr r3 |
| 127 | |
| 128 | pll_wait: |
| 129 | bdnz pll_wait |
| 130 | |
| 131 | /* Step 6 */ |
| 132 | |
| 133 | /* SDRAM_DLCR */ |
| 134 | mtsdram_as(SDRAM_DLCR, 0x030000a5); |
| 135 | |
| 136 | /* SDRAM_RDCC */ |
| 137 | mtsdram_as(SDRAM_RDCC, 0x40000000); |
| 138 | |
| 139 | /* SDRAM_RQDC */ |
| 140 | mtsdram_as(SDRAM_RQDC, 0x80000038); |
| 141 | |
| 142 | /* SDRAM_RFDC */ |
| 143 | mtsdram_as(SDRAM_RFDC, 0x00000209); |
| 144 | |
| 145 | /* Enable memory controller */ |
| 146 | mtsdram_as(SDRAM_MCOPT2, 0x28000000); |
| 147 | |
| 148 | blr |