blob: 63150902c8773fc69f20cae821dc27a8d8c42ae5 [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
2 * (C) Copyright 2000
3 * Murray Jensen <Murray.Jensen@cmst.csiro.au>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * Config header file for Cogent platform using an MPC8xx CPU module
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
37#define CONFIG_COGENT 1 /* using Cogent Modular Architecture */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050038#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenk0f8c9762002-08-19 11:57:05 +000039
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
41
wdenk0f8c9762002-08-19 11:57:05 +000042/* Cogent Modular Architecture options */
43#define CONFIG_CMA282 1 /* ...on a CMA282 CPU module */
44#define CONFIG_CMA111 1 /* ...on a CMA111 motherboard */
45
46/*
47 * select serial console configuration
48 *
49 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
50 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
51 * for SCC).
52 *
53 * if CONFIG_CONS_NONE is defined, then the serial console routines must
54 * defined elsewhere (for example, on the cogent platform, there are serial
55 * ports on the motherboard which are used for the serial console - see
56 * cogent/cma101/serial.[ch]).
57 */
58#define CONFIG_CONS_ON_SMC /* define if console on SMC */
59#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
60#undef CONFIG_CONS_NONE /* define if console on something else*/
61#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
62#undef CONFIG_CONS_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
63#define CONFIG_CONS_EXTC_RATE 3686400 /* SMC/SCC ext clk rate in Hz */
64#define CONFIG_CONS_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9,1=CLK5/CLK15*/
65
66/*
67 * select ethernet configuration
68 *
69 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
70 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
71 * for FCC)
72 *
73 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -050074 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenk0f8c9762002-08-19 11:57:05 +000075 */
76#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
77#undef CONFIG_ETHER_ON_FCC /* define if ether on FCC */
78#define CONFIG_ETHER_NONE /* define if ether on something else */
79#define CONFIG_ETHER_INDEX 1 /* which channel for ether */
80
81/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
82#define CONFIG_8260_CLKIN 66666666 /* in Hz */
83
84#if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
85#define CONFIG_BAUDRATE 230400
86#else
87#define CONFIG_BAUDRATE 9600
88#endif
89
wdenk0f8c9762002-08-19 11:57:05 +000090
Jon Loeliger37e4f242007-07-04 22:31:56 -050091/*
92 * Command line configuration.
93 */
94#include <config_cmd_default.h>
95
96#define CONFIG_CMD_KGDB
97
98#undef CONFIG_CMD_NET
99
wdenk0f8c9762002-08-19 11:57:05 +0000100
101#ifdef DEBUG
102#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
103#else
104#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
105#endif
106#define CONFIG_BOOTCOMMAND "bootm 04080000 04200000" /* autoboot command*/
107
108#define CONFIG_BOOTARGS "root=/dev/ram rw"
109
Jon Loeliger37e4f242007-07-04 22:31:56 -0500110#if defined(CONFIG_CMD_KGDB)
wdenk0f8c9762002-08-19 11:57:05 +0000111#define CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
112#undef CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
113#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
114#define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
115#define CONFIG_KGDB_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
116#define CONFIG_KGDB_EXTC_RATE 3686400 /* serial ext clk rate in Hz */
117#define CONFIG_KGDB_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9,1=CLK5/CLK15*/
118# if defined(CONFIG_KGDB_NONE) || defined(CONFIG_KGDB_USE_EXTC)
119#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port at */
120# else
121#define CONFIG_KGDB_BAUDRATE 9600 /* speed to run kgdb serial port at */
122# endif
123#endif
124
125#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
126
127/*
128 * Miscellaneous configurable options
129 */
130#define CFG_LONGHELP /* undef to save memory */
131#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger37e4f242007-07-04 22:31:56 -0500132#if defined(CONFIG_CMD_KGDB)
wdenk0f8c9762002-08-19 11:57:05 +0000133#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
134#else
135#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
136#endif
137#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
138#define CFG_MAXARGS 16 /* max number of command args */
139#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
140
141#define CFG_MEMTEST_START 0x00400000 /* memtest works on */
142#define CFG_MEMTEST_END 0x01c00000 /* 4 ... 28 MB in DRAM */
143
144#define CFG_LOAD_ADDR 0x100000 /* default load address */
145
146#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
147
148#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
149
150/*
151 * Low Level Configuration Settings
152 * (address mappings, register initial values, etc.)
153 * You should know what you are doing if you make changes here.
154 */
155
156/*-----------------------------------------------------------------------
157 * Low Level Cogent settings
158 * if CFG_CMA_CONS_SERIAL is defined, make sure the 8260 CPM serial is not.
159 * also, make sure CONFIG_CONS_INDEX is still defined - the index will be
160 * 1 for serialA, 2 for serialB, 3 for ser2A, 4 for ser2B
161 * (second 2 for CMA120 only)
162 */
163#define CFG_CMA_MB_BASE 0x00000000 /* base of m/b address space */
164
165#include <configs/cogent_common.h>
166
167#ifdef CONFIG_CONS_NONE
168#define CFG_CMA_CONS_SERIAL /* use Cogent motherboard serial for console */
169#endif
170#define CFG_CMA_LCD_HEARTBEAT /* define for sec rotator in lcd corner */
wdenka8c7c702003-12-06 19:49:23 +0000171#define CONFIG_SHOW_ACTIVITY
wdenk0f8c9762002-08-19 11:57:05 +0000172
173#if (CMA_MB_CAPS & CMA_MB_CAP_FLASH)
174/*
175 * flash exists on the motherboard
176 * set these four according to TOP dipsw:
177 * TOP on => ..._FLLOW_... (boot EPROM space is high so FLASH is low )
178 * TOP off => ..._FLHIGH_... (boot EPROM space is low so FLASH is high)
179 */
180#define CMA_MB_FLASH_EXEC_BASE CMA_MB_FLLOW_EXEC_BASE
181#define CMA_MB_FLASH_EXEC_SIZE CMA_MB_FLLOW_EXEC_SIZE
182#define CMA_MB_FLASH_RDWR_BASE CMA_MB_FLLOW_RDWR_BASE
183#define CMA_MB_FLASH_RDWR_SIZE CMA_MB_FLLOW_RDWR_SIZE
184#endif
185#define CMA_MB_FLASH_BASE CMA_MB_FLASH_EXEC_BASE
186#define CMA_MB_FLASH_SIZE CMA_MB_FLASH_EXEC_SIZE
187
188/*-----------------------------------------------------------------------
189 * Hard Reset Configuration Words
190 *
191 * if you change bits in the HRCW, you must also change the CFG_*
192 * defines for the various registers affected by the HRCW e.g. changing
193 * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
194 */
195#define CFG_HRCW_MASTER (HRCW_EBM|HRCW_BPS10|HRCW_L2CPC10|HRCW_DPPC11|\
196 HRCW_ISB100|HRCW_MMR11|HRCW_MODCK_H0101)
197/* no slaves so just duplicate the master hrcw */
198#define CFG_HRCW_SLAVE1 CFG_HRCW_MASTER
199#define CFG_HRCW_SLAVE2 CFG_HRCW_MASTER
200#define CFG_HRCW_SLAVE3 CFG_HRCW_MASTER
201#define CFG_HRCW_SLAVE4 CFG_HRCW_MASTER
202#define CFG_HRCW_SLAVE5 CFG_HRCW_MASTER
203#define CFG_HRCW_SLAVE6 CFG_HRCW_MASTER
204#define CFG_HRCW_SLAVE7 CFG_HRCW_MASTER
205
206/*-----------------------------------------------------------------------
207 * Internal Memory Mapped Register
208 */
209#define CFG_IMMR 0xF0000000
210
211/*-----------------------------------------------------------------------
212 * Definitions for initial stack pointer and data area (in DPRAM)
213 */
214#define CFG_INIT_RAM_ADDR CFG_IMMR
215#define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
216#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
217#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
218#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
219
220/*-----------------------------------------------------------------------
221 * Start addresses for the final memory configuration
222 * (Set up by the startup code)
223 * Please note that CFG_SDRAM_BASE _must_ start at 0
224 */
225#define CFG_SDRAM_BASE CMA_MB_RAM_BASE
226#ifdef CONFIG_CMA302
227#define CFG_FLASH_BASE CMA_MB_SLOT2_BASE /* cma302 in slot 2 */
228#else
229#define CFG_FLASH_BASE CMA_MB_FLASH_BASE /* flash on m/b */
230#endif
231#define CFG_MONITOR_BASE TEXT_BASE
232#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
233#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
234
235/*
236 * For booting Linux, the board info and command line data
237 * have to be in the first 8 MB of memory, since this is
238 * the maximum mapped by the Linux kernel during initialization.
239 */
240#define CFG_BOOTMAPSZ (8 << 20) /* Initial Mem map for Linux*/
241
242/*-----------------------------------------------------------------------
243 * FLASH organization
244 */
245#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
246#define CFG_MAX_FLASH_SECT 67 /* max num of sects on one chip */
247
248#define CFG_FLASH_ERASE_TOUT 120000 /* Flash Erase Timeout (in ms) */
249#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
250
251#define CFG_ENV_IS_IN_FLASH 1
252#define CFG_ENV_ADDR CFG_FLASH_BASE /* Addr of Environment Sector */
253#ifdef CONFIG_CMA302
254#define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
255#define CFG_ENV_SECT_SIZE (512*1024) /* see README - env sect real size */
256#else
257#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
258#endif
259
260/*-----------------------------------------------------------------------
261 * Cache Configuration
262 */
263#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeliger37e4f242007-07-04 22:31:56 -0500264#if defined(CONFIG_CMD_KGDB)
wdenk0f8c9762002-08-19 11:57:05 +0000265# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value*/
266#endif
267
268/*-----------------------------------------------------------------------
269 * HIDx - Hardware Implementation-dependent Registers 2-11
270 *-----------------------------------------------------------------------
271 * HID0 also contains cache control - initially enable both caches and
272 * invalidate contents, then the final state leaves only the instruction
273 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
274 * but Soft reset does not.
275 *
276 * HID1 has only read-only information - nothing to set.
277 */
278#define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
279 HID0_IFEM|HID0_ABE)
280#define CFG_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
281#define CFG_HID2 0
282
283/*-----------------------------------------------------------------------
284 * RMR - Reset Mode Register 5-5
285 *-----------------------------------------------------------------------
286 * turn on Checkstop Reset Enable
287 */
288#define CFG_RMR RMR_CSRE
289
290/*-----------------------------------------------------------------------
291 * BCR - Bus Configuration 4-25
292 *-----------------------------------------------------------------------
293 */
294#define CFG_BCR BCR_EBM
295
296/*-----------------------------------------------------------------------
297 * SIUMCR - SIU Module Configuration 4-31
298 *-----------------------------------------------------------------------
299 */
300#define CFG_SIUMCR (SIUMCR_DPPC11|SIUMCR_L2CPC10|SIUMCR_MMR11)
301
302/*-----------------------------------------------------------------------
303 * SYPCR - System Protection Control 4-35
304 * SYPCR can only be written once after reset!
305 *-----------------------------------------------------------------------
306 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
307 */
308#if defined(CONFIG_WATCHDOG)
309#define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
310 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
311#else
312#define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
313 SYPCR_SWRI|SYPCR_SWP)
314#endif /* CONFIG_WATCHDOG */
315
316/*-----------------------------------------------------------------------
317 * TMCNTSC - Time Counter Status and Control 4-40
318 *-----------------------------------------------------------------------
319 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
320 * and enable Time Counter
321 */
322#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
323
324/*-----------------------------------------------------------------------
325 * PISCR - Periodic Interrupt Status and Control 4-42
326 *-----------------------------------------------------------------------
327 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
328 * Periodic timer
329 */
330#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
331
332/*-----------------------------------------------------------------------
333 * SCCR - System Clock Control 9-8
334 *-----------------------------------------------------------------------
335 * Ensure DFBRG is Divide by 16
336 */
337#define CFG_SCCR (SCCR_DFBRG01)
338
339/*-----------------------------------------------------------------------
340 * RCCR - RISC Controller Configuration 13-7
341 *-----------------------------------------------------------------------
342 */
343#define CFG_RCCR 0
344
345#if defined(CONFIG_CMA282)
346
347/*
348 * Init Memory Controller:
349 *
350 * According to the Cogent manual, only CS0 and CS2 are used - CS0 for EPROM
351 * and CS2 for (optional) local bus RAM on the CPU module.
352 *
353 * Note the motherboard address space (256 Mbyte in size) is connected
354 * to the 60x Bus and is located starting at address 0. The Hard Reset
355 * Configuration Word should put the 60x Bus into External Bus Mode, since
356 * we dont set up any memory controller maps for it (see BCR[EBM], 4-26).
357 *
358 * (the *_SIZE vars must be a power of 2)
359 */
360
361#define CFG_CMA_CS0_BASE TEXT_BASE /* EPROM */
362#define CFG_CMA_CS0_SIZE (1 << 20)
363#if 0
364#define CFG_CMA_CS2_BASE 0x10000000 /* Local Bus SDRAM */
365#define CFG_CMA_CS2_SIZE (16 << 20)
366#endif
367
368/*
369 * CS0 maps the EPROM on the cpu module
370 * Set it for 10 wait states, address CFG_MONITOR_BASE and size 1M
371 *
372 * Note: We must have already transferred control to the final location
373 * of the EPROM before these are used, because when BR0/OR0 are set, the
374 * mirror of the eprom at any other addresses will disappear.
375 */
376
377/* base address = CFG_CMA_CS0_BASE, 16-bit, no parity, r/o, gpcm (60x bus) */
378#define CFG_BR0_PRELIM ((CFG_CMA_CS0_BASE&BRx_BA_MSK)|BRx_PS_16|BRx_WP|BRx_V)
379/* mask size CFG_CMA_CS0_SIZE, csneg 1/4 early, adr-to-cs 1/2, 10-wait states */
380#define CFG_OR0_PRELIM (P2SZ_TO_AM(CFG_CMA_CS0_SIZE)|\
381 ORxG_CSNT|ORxG_ACS_DIV2|ORxG_SCY_10_CLK)
382
383/*
384 * CS2 enables the Local Bus SDRAM on the CPU Module
385 *
386 * Will leave this unset for the moment, because a) my CPU module has no
387 * SDRAM installed (it is optional); and b) it will require programming
388 * one of the UPMs in SDRAM mode - not a trivial job, and hard to get right
389 * if you can't test it.
390 */
391
392#if 0
393/* base address = CFG_CMA_CS2_BASE, 32-bit, no parity, ??? */
394#define CFG_BR0_PRELIM ((CFG_CMA_CS2_BASE&BRx_BA_MSK)|BRx_PS_32|/*???*/|BRx_V)
395/* mask size CFG_CMA_CS2_SIZE, CS time normal, ??? */
396#define CFG_OR2_PRELIM ((~(CFG_CMA_CS2_SIZE-1)&ORx_AM_MSK)|/*???*/)
397#endif
398
399#endif
400
401/*
402 * Internal Definitions
403 *
404 * Boot Flags
405 */
406#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
407#define BOOTFLAG_WARM 0x02 /* Software reboot */
408
409#endif /* __CONFIG_H */