blob: 1ed53dbbb1ee5a38283cf86b0f0712297844c1cf [file] [log] [blame]
York Sunee52b182012-10-11 07:13:37 +00001/*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
York Sunee52b182012-10-11 07:13:37 +00005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#ifdef CONFIG_RAMBOOT_PBL
14#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
15#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shaohui Xiec79fd502013-03-25 07:40:02 +000016#define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/t4qds/t4_pbi.cfg
17#define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/t4qds/t4_rcw.cfg
York Sunee52b182012-10-11 07:13:37 +000018#endif
19
Liu Gang69fdf902013-05-07 16:30:50 +080020#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
21/* Set 1M boot space */
22#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
23#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
24 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
25#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
26#define CONFIG_SYS_NO_FLASH
27#endif
28
York Sunee52b182012-10-11 07:13:37 +000029#define CONFIG_CMD_REGINFO
30
31/* High Level Configuration Options */
32#define CONFIG_BOOKE
York Sunee52b182012-10-11 07:13:37 +000033#define CONFIG_E500 /* BOOKE e500 family */
34#define CONFIG_E500MC /* BOOKE e500mc family */
35#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
36#define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
37#define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
38#define CONFIG_MP /* support multiple processors */
39
40#ifndef CONFIG_SYS_TEXT_BASE
41#define CONFIG_SYS_TEXT_BASE 0xeff80000
42#endif
43
44#ifndef CONFIG_RESET_VECTOR_ADDRESS
45#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
46#endif
47
48#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
49#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
50#define CONFIG_FSL_IFC /* Enable IFC Support */
51#define CONFIG_PCI /* Enable PCI/PCIE */
52#define CONFIG_PCIE1 /* PCIE controler 1 */
53#define CONFIG_PCIE2 /* PCIE controler 2 */
54#define CONFIG_PCIE3 /* PCIE controler 3 */
55#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
56#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
57
58#define CONFIG_SYS_SRIO
59#define CONFIG_SRIO1 /* SRIO port 1 */
60#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gang3e531b02013-05-07 16:30:49 +080061#define CONFIG_SRIO_PCIE_BOOT_MASTER
York Sunee52b182012-10-11 07:13:37 +000062
63#define CONFIG_FSL_LAW /* Use common FSL init code */
64
65#define CONFIG_ENV_OVERWRITE
66
67#ifdef CONFIG_SYS_NO_FLASH
Liu Gang69fdf902013-05-07 16:30:50 +080068#if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
York Sunee52b182012-10-11 07:13:37 +000069#define CONFIG_ENV_IS_NOWHERE
Liu Gang69fdf902013-05-07 16:30:50 +080070#endif
York Sunee52b182012-10-11 07:13:37 +000071#else
72#define CONFIG_FLASH_CFI_DRIVER
73#define CONFIG_SYS_FLASH_CFI
74#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
75#endif
76
York Sunee52b182012-10-11 07:13:37 +000077#if defined(CONFIG_SPIFLASH)
78#define CONFIG_SYS_EXTRA_ENV_RELOC
79#define CONFIG_ENV_IS_IN_SPI_FLASH
80#define CONFIG_ENV_SPI_BUS 0
81#define CONFIG_ENV_SPI_CS 0
82#define CONFIG_ENV_SPI_MAX_HZ 10000000
83#define CONFIG_ENV_SPI_MODE 0
84#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
85#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
86#define CONFIG_ENV_SECT_SIZE 0x10000
87#elif defined(CONFIG_SDCARD)
88#define CONFIG_SYS_EXTRA_ENV_RELOC
89#define CONFIG_ENV_IS_IN_MMC
90#define CONFIG_SYS_MMC_ENV_DEV 0
91#define CONFIG_ENV_SIZE 0x2000
92#define CONFIG_ENV_OFFSET (512 * 1097)
93#elif defined(CONFIG_NAND)
94#define CONFIG_SYS_EXTRA_ENV_RELOC
95#define CONFIG_ENV_IS_IN_NAND
96#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
97#define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gang69fdf902013-05-07 16:30:50 +080098#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
99#define CONFIG_ENV_IS_IN_REMOTE
100#define CONFIG_ENV_ADDR 0xffe20000
101#define CONFIG_ENV_SIZE 0x2000
102#elif defined(CONFIG_ENV_IS_NOWHERE)
103#define CONFIG_ENV_SIZE 0x2000
York Sunee52b182012-10-11 07:13:37 +0000104#else
105#define CONFIG_ENV_IS_IN_FLASH
106#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
107#define CONFIG_ENV_SIZE 0x2000
108#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
109#endif
York Sunee52b182012-10-11 07:13:37 +0000110
111#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
112#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
113
114#ifndef __ASSEMBLY__
115unsigned long get_board_sys_clk(void);
116unsigned long get_board_ddr_clk(void);
117#endif
118
119/*
120 * These can be toggled for performance analysis, otherwise use default.
121 */
122#define CONFIG_SYS_CACHE_STASHING
123#define CONFIG_BTB /* toggle branch predition */
124#define CONFIG_DDR_ECC
125#ifdef CONFIG_DDR_ECC
126#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
127#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
128#endif
129
130#define CONFIG_ENABLE_36BIT_PHYS
131
132#ifdef CONFIG_PHYS_64BIT
133#define CONFIG_ADDR_MAP
134#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
135#endif
136
137#if 0
138#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
139#endif
140#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
141#define CONFIG_SYS_MEMTEST_END 0x00400000
142#define CONFIG_SYS_ALT_MEMTEST
143#define CONFIG_PANIC_HANG /* do not reset board on panic */
144
145/*
146 * Config the L3 Cache as L3 SRAM
147 */
148#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
149
150#ifdef CONFIG_PHYS_64BIT
151#define CONFIG_SYS_DCSRBAR 0xf0000000
152#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
153#endif
154
155/* EEPROM */
156#define CONFIG_ID_EEPROM
157#define CONFIG_SYS_I2C_EEPROM_NXID
158#define CONFIG_SYS_EEPROM_BUS_NUM 0
159#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
160#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
161
162/*
163 * DDR Setup
164 */
165#define CONFIG_VERY_BIG_RAM
166#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
167#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
168
169/* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
170#define CONFIG_DIMM_SLOTS_PER_CTLR 2
171#define CONFIG_CHIP_SELECTS_PER_CTRL 4
172#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
173
174#define CONFIG_DDR_SPD
175#define CONFIG_FSL_DDR3
176
177#define CONFIG_SYS_SPD_BUS_NUM 0
178#define SPD_EEPROM_ADDRESS1 0x51
179#define SPD_EEPROM_ADDRESS2 0x52
180#define SPD_EEPROM_ADDRESS3 0x53
181#define SPD_EEPROM_ADDRESS4 0x54
182#define SPD_EEPROM_ADDRESS5 0x55
183#define SPD_EEPROM_ADDRESS6 0x56
184#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
185#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
186
187/*
188 * IFC Definitions
189 */
190#define CONFIG_SYS_FLASH_BASE 0xe0000000
191#ifdef CONFIG_PHYS_64BIT
192#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
193#else
194#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
195#endif
196
197#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
198#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
199 + 0x8000000) | \
200 CSPR_PORT_SIZE_16 | \
201 CSPR_MSEL_NOR | \
202 CSPR_V)
203#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
204#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
205 CSPR_PORT_SIZE_16 | \
206 CSPR_MSEL_NOR | \
207 CSPR_V)
208#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
209/* NOR Flash Timing Params */
210#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
211
York Sun9730b7b2012-12-19 17:23:05 +0000212#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
213 FTIM0_NOR_TEADC(0x5) | \
214 FTIM0_NOR_TEAHC(0x5))
York Sunee52b182012-10-11 07:13:37 +0000215#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
216 FTIM1_NOR_TRAD_NOR(0x1A) |\
217 FTIM1_NOR_TSEQRAD_NOR(0x13))
York Sun9730b7b2012-12-19 17:23:05 +0000218#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
219 FTIM2_NOR_TCH(0x4) | \
York Sunee52b182012-10-11 07:13:37 +0000220 FTIM2_NOR_TWPH(0x0E) | \
221 FTIM2_NOR_TWP(0x1c))
222#define CONFIG_SYS_NOR_FTIM3 0x0
223
224#define CONFIG_SYS_FLASH_QUIET_TEST
225#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
226
227#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
228#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
229#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
230#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
231
232#define CONFIG_SYS_FLASH_EMPTY_INFO
233#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
234 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
235
236#define CONFIG_FSL_QIXIS /* use common QIXIS code */
237#define QIXIS_BASE 0xffdf0000
238#define QIXIS_LBMAP_SWITCH 6
239#define QIXIS_LBMAP_MASK 0x0f
240#define QIXIS_LBMAP_SHIFT 0
241#define QIXIS_LBMAP_DFLTBANK 0x00
242#define QIXIS_LBMAP_ALTBANK 0x04
243#define QIXIS_RST_CTL_RESET 0x83
244#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
245#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
246#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
247#ifdef CONFIG_PHYS_64BIT
248#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
249#else
250#define QIXIS_BASE_PHYS QIXIS_BASE
251#endif
252
253#define CONFIG_SYS_CSPR3_EXT (0xf)
254#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
255 | CSPR_PORT_SIZE_8 \
256 | CSPR_MSEL_GPCM \
257 | CSPR_V)
Prabhakar Kushwaha9427ba52012-12-18 17:23:19 +0000258#define CONFIG_SYS_AMASK3 IFC_AMASK(4 * 1024)
York Sunee52b182012-10-11 07:13:37 +0000259#define CONFIG_SYS_CSOR3 0x0
260/* QIXIS Timing parameters for IFC CS3 */
261#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
262 FTIM0_GPCM_TEADC(0x0e) | \
263 FTIM0_GPCM_TEAHC(0x0e))
264#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
265 FTIM1_GPCM_TRAD(0x3f))
266#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
267 FTIM2_GPCM_TCH(0x0) | \
268 FTIM2_GPCM_TWP(0x1f))
269#define CONFIG_SYS_CS3_FTIM3 0x0
270
271/* NAND Flash on IFC */
272#define CONFIG_NAND_FSL_IFC
273#define CONFIG_SYS_NAND_BASE 0xff800000
274#ifdef CONFIG_PHYS_64BIT
275#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
276#else
277#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
278#endif
279
280#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
281#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
282 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
283 | CSPR_MSEL_NAND /* MSEL = NAND */ \
284 | CSPR_V)
285#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
286
287#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
288 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
289 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
290 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
291 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
292 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
293 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
294
295#define CONFIG_SYS_NAND_ONFI_DETECTION
296
297/* ONFI NAND Flash mode0 Timing Params */
298#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
299 FTIM0_NAND_TWP(0x18) | \
300 FTIM0_NAND_TWCHT(0x07) | \
301 FTIM0_NAND_TWH(0x0a))
302#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
303 FTIM1_NAND_TWBE(0x39) | \
304 FTIM1_NAND_TRR(0x0e) | \
305 FTIM1_NAND_TRP(0x18))
306#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
307 FTIM2_NAND_TREH(0x0a) | \
308 FTIM2_NAND_TWHRE(0x1e))
309#define CONFIG_SYS_NAND_FTIM3 0x0
310
311#define CONFIG_SYS_NAND_DDR_LAW 11
312
313#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
314#define CONFIG_SYS_MAX_NAND_DEVICE 1
315#define CONFIG_MTD_NAND_VERIFY_WRITE
316#define CONFIG_CMD_NAND
317
318#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
319
320#if defined(CONFIG_NAND)
321#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
322#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
323#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
324#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
325#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
326#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
327#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
328#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
329#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
330#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
331#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
332#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
333#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
334#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
335#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
336#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
337#else
338#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
339#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
340#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
341#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
342#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
343#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
344#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
345#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
346#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
347#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
348#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
349#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
350#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
351#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
352#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
353#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
354#endif
355#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
356#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
357#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
358#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
359#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
360#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
361#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
362#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
363
364#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
365
366#if defined(CONFIG_RAMBOOT_PBL)
367#define CONFIG_SYS_RAMBOOT
368#endif
369
370#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
371#define CONFIG_MISC_INIT_R
372
373#define CONFIG_HWCONFIG
374
375/* define to use L1 as initial stack */
376#define CONFIG_L1_INIT_RAM
377#define CONFIG_SYS_INIT_RAM_LOCK
378#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
379#ifdef CONFIG_PHYS_64BIT
380#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
381#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000
382/* The assembler doesn't like typecast */
383#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
384 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
385 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
386#else
387#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe0ec000 /* Initial L1 address */
388#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
389#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
390#endif
391#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
392
393#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
394 GENERATED_GBL_DATA_SIZE)
395#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
396
397#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
398#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
399
400/* Serial Port - controlled on board with jumper J8
401 * open - index 2
402 * shorted - index 1
403 */
404#define CONFIG_CONS_INDEX 1
405#define CONFIG_SYS_NS16550
406#define CONFIG_SYS_NS16550_SERIAL
407#define CONFIG_SYS_NS16550_REG_SIZE 1
408#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
409
410#define CONFIG_SYS_BAUDRATE_TABLE \
411 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
412
413#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
414#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
415#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
416#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
417
418/* Use the HUSH parser */
419#define CONFIG_SYS_HUSH_PARSER
420#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
421
422/* pass open firmware flat tree */
423#define CONFIG_OF_LIBFDT
424#define CONFIG_OF_BOARD_SETUP
425#define CONFIG_OF_STDOUT_VIA_ALIAS
426
427/* new uImage format support */
428#define CONFIG_FIT
429#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
430
431/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200432#define CONFIG_SYS_I2C
433#define CONFIG_SYS_I2C_FSL
434#define CONFIG_SYS_FSL_I2C_SPEED 100000
435#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
436#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
437#define CONFIG_SYS_FSL_I2C2_SPEED 100000
438#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
439#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
440
York Sunee52b182012-10-11 07:13:37 +0000441#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
442#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
443
York Sunee52b182012-10-11 07:13:37 +0000444#define I2C_MUX_CH_DEFAULT 0x8
York Sun97c7fe62013-03-25 07:33:22 +0000445#define I2C_MUX_CH_VOL_MONITOR 0xa
York Sunee52b182012-10-11 07:13:37 +0000446#define I2C_MUX_CH_VSC3316_FS 0xc
447#define I2C_MUX_CH_VSC3316_BS 0xd
York Sun97c7fe62013-03-25 07:33:22 +0000448
449/* Voltage monitor on channel 2*/
450#define I2C_VOL_MONITOR_ADDR 0x40
451#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
452#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
453#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
454
455/* VSC Crossbar switches */
456#define CONFIG_VSC_CROSSBAR
York Sunee52b182012-10-11 07:13:37 +0000457#define VSC3316_FSM_TX_ADDR 0x70
458#define VSC3316_FSM_RX_ADDR 0x71
459
460/*
461 * RapidIO
462 */
463#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
464#ifdef CONFIG_PHYS_64BIT
465#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
466#else
467#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
468#endif
469#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
470
471#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
472#ifdef CONFIG_PHYS_64BIT
473#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
474#else
475#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
476#endif
477#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
478
479/*
480 * for slave u-boot IMAGE instored in master memory space,
481 * PHYS must be aligned based on the SIZE
482 */
483#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
484#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
485#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
486#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
487/*
488 * for slave UCODE and ENV instored in master memory space,
489 * PHYS must be aligned based on the SIZE
490 */
491#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
492#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
493#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
494
495/* slave core release by master*/
496#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
497#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
498
499/*
500 * SRIO_PCIE_BOOT - SLAVE
501 */
502#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
503#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
504#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
505 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
506#endif
507/*
508 * eSPI - Enhanced SPI
509 */
510#define CONFIG_FSL_ESPI
511#define CONFIG_SPI_FLASH
Shaohui Xie7ff8c7c2013-03-25 07:33:13 +0000512#define CONFIG_SPI_FLASH_SST
York Sunee52b182012-10-11 07:13:37 +0000513#define CONFIG_CMD_SF
514#define CONFIG_SF_DEFAULT_SPEED 10000000
515#define CONFIG_SF_DEFAULT_MODE 0
516
517/*
518 * General PCI
519 * Memory space is mapped 1-1, but I/O space must start from 0.
520 */
521
522/* controller 1, direct to uli, tgtid 3, Base address 20000 */
523#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
524#ifdef CONFIG_PHYS_64BIT
525#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
526#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
527#else
528#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
529#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
530#endif
531#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
532#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
533#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
534#ifdef CONFIG_PHYS_64BIT
535#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
536#else
537#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
538#endif
539#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
540
541/* controller 2, Slot 2, tgtid 2, Base address 201000 */
542#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
543#ifdef CONFIG_PHYS_64BIT
544#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
545#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
546#else
547#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
548#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
549#endif
550#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
551#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
552#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
553#ifdef CONFIG_PHYS_64BIT
554#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
555#else
556#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
557#endif
558#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
559
560/* controller 3, Slot 1, tgtid 1, Base address 202000 */
561#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
562#ifdef CONFIG_PHYS_64BIT
563#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
564#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
565#else
566#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
567#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
568#endif
569#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
570#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
571#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
572#ifdef CONFIG_PHYS_64BIT
573#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
574#else
575#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
576#endif
577#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
578
579/* controller 4, Base address 203000 */
580#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
581#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
582#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
583#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
584#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
585#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
586
587/* Qman/Bman */
588#ifndef CONFIG_NOBQFMAN
589#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
590#define CONFIG_SYS_BMAN_NUM_PORTALS 50
591#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
592#ifdef CONFIG_PHYS_64BIT
593#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
594#else
595#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
596#endif
597#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
598#define CONFIG_SYS_QMAN_NUM_PORTALS 50
599#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
600#ifdef CONFIG_PHYS_64BIT
601#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
602#else
603#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
604#endif
605#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
606
607#define CONFIG_SYS_DPAA_FMAN
608#define CONFIG_SYS_DPAA_PME
609#define CONFIG_SYS_PMAN
610#define CONFIG_SYS_DPAA_DCE
611#define CONFIG_SYS_INTERLAKEN
612
613/* Default address of microcode for the Linux Fman driver */
614#if defined(CONFIG_SPIFLASH)
615/*
616 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
617 * env, so we got 0x110000.
618 */
619#define CONFIG_SYS_QE_FW_IN_SPIFLASH
620#define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
621#elif defined(CONFIG_SDCARD)
622/*
623 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
624 * about 545KB (1089 blocks), Env is stored after the image, and the env size is
625 * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
626 */
627#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
628#define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
629#elif defined(CONFIG_NAND)
630#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
631#define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gang69fdf902013-05-07 16:30:50 +0800632#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
633/*
634 * Slave has no ucode locally, it can fetch this from remote. When implementing
635 * in two corenet boards, slave's ucode could be stored in master's memory
636 * space, the address can be mapped from slave TLB->slave LAW->
637 * slave SRIO or PCIE outbound window->master inbound window->
638 * master LAW->the ucode address in master's memory space.
639 */
640#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
641#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xFFE00000
York Sunee52b182012-10-11 07:13:37 +0000642#else
643#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
644#define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000
645#endif
646#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
647#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
648#endif /* CONFIG_NOBQFMAN */
649
650#ifdef CONFIG_SYS_DPAA_FMAN
651#define CONFIG_FMAN_ENET
652#define CONFIG_PHYLIB_10G
653#define CONFIG_PHY_VITESSE
654#define CONFIG_PHY_TERANETICS
655#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
656#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
657#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
658#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
Shaohui Xie4e5c9262013-03-25 07:33:16 +0000659#define FM1_10GEC1_PHY_ADDR 0x0
660#define FM1_10GEC2_PHY_ADDR 0x1
661#define FM2_10GEC1_PHY_ADDR 0x2
662#define FM2_10GEC2_PHY_ADDR 0x3
York Sunee52b182012-10-11 07:13:37 +0000663#endif
664
665#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000666#define CONFIG_PCI_INDIRECT_BRIDGE
York Sunee52b182012-10-11 07:13:37 +0000667#define CONFIG_NET_MULTI
668#define CONFIG_PCI_PNP /* do pci plug-and-play */
669#define CONFIG_E1000
670
671#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
672#define CONFIG_DOS_PARTITION
673#endif /* CONFIG_PCI */
674
675/* SATA */
676#ifdef CONFIG_FSL_SATA_V2
677#define CONFIG_LIBATA
678#define CONFIG_FSL_SATA
679
680#define CONFIG_SYS_SATA_MAX_DEVICE 2
681#define CONFIG_SATA1
682#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
683#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
684#define CONFIG_SATA2
685#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
686#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
687
688#define CONFIG_LBA48
689#define CONFIG_CMD_SATA
690#define CONFIG_DOS_PARTITION
691#define CONFIG_CMD_EXT2
692#endif
693
694#ifdef CONFIG_FMAN_ENET
695#define CONFIG_MII /* MII PHY management */
696#define CONFIG_ETHPRIME "FM1@DTSEC1"
697#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
698#endif
699
700/*
701 * Environment
702 */
703#define CONFIG_LOADS_ECHO /* echo on for serial download */
704#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
705
706/*
707 * Command line configuration.
708 */
709#include <config_cmd_default.h>
710
711#define CONFIG_CMD_DHCP
712#define CONFIG_CMD_ELF
713#define CONFIG_CMD_ERRATA
714#define CONFIG_CMD_GREPENV
715#define CONFIG_CMD_IRQ
716#define CONFIG_CMD_I2C
717#define CONFIG_CMD_MII
718#define CONFIG_CMD_PING
719#define CONFIG_CMD_SETEXPR
720
721#ifdef CONFIG_PCI
722#define CONFIG_CMD_PCI
723#define CONFIG_CMD_NET
724#endif
725
726/*
727* USB
728*/
729#define CONFIG_CMD_USB
730#define CONFIG_USB_STORAGE
731#define CONFIG_USB_EHCI
732#define CONFIG_USB_EHCI_FSL
733#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
734#define CONFIG_CMD_EXT2
735#define CONFIG_HAS_FSL_DR_USB
736
737#define CONFIG_MMC
738
739#ifdef CONFIG_MMC
740#define CONFIG_FSL_ESDHC
741#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
742#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
743#define CONFIG_CMD_MMC
744#define CONFIG_GENERIC_MMC
745#define CONFIG_CMD_EXT2
746#define CONFIG_CMD_FAT
747#define CONFIG_DOS_PARTITION
748#endif
749
750/*
751 * Miscellaneous configurable options
752 */
753#define CONFIG_SYS_LONGHELP /* undef to save memory */
754#define CONFIG_CMDLINE_EDITING /* Command-line editing */
755#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
756#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
757#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
758#ifdef CONFIG_CMD_KGDB
759#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
760#else
761#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
762#endif
763#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
764#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
765#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
766#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks*/
767
768/*
769 * For booting Linux, the board info and command line data
770 * have to be in the first 64 MB of memory, since this is
771 * the maximum mapped by the Linux kernel during initialization.
772 */
773#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
774#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
775
776#ifdef CONFIG_CMD_KGDB
777#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
778#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
779#endif
780
781/*
782 * Environment Configuration
783 */
784#define CONFIG_ROOTPATH "/opt/nfsroot"
785#define CONFIG_BOOTFILE "uImage"
786#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
787
788/* default location for tftp and bootm */
789#define CONFIG_LOADADDR 1000000
790
791#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
792
793#define CONFIG_BAUDRATE 115200
794
795#define __USB_PHY_TYPE utmi
796
York Sun10d644b2013-03-25 07:33:31 +0000797/*
798 * T4240 has 3 DDR controllers. Default to 3way_4KB interleaving. It can be
799 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to
800 * cacheline interleaving. It can be cacheline, page, bank, superbank.
801 * See doc/README.fsl-ddr for details.
802 */
803#ifdef CONFIG_PPC_T4240
804#define CTRL_INTLV_PREFERED 3way_4KB
805#else
806#define CTRL_INTLV_PREFERED cacheline
807#endif
808
York Sunee52b182012-10-11 07:13:37 +0000809#define CONFIG_EXTRA_ENV_SETTINGS \
York Sun10d644b2013-03-25 07:33:31 +0000810 "hwconfig=fsl_ddr:" \
811 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
York Sunee52b182012-10-11 07:13:37 +0000812 "bank_intlv=auto;" \
813 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
814 "netdev=eth0\0" \
815 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
816 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
817 "tftpflash=tftpboot $loadaddr $uboot && " \
818 "protect off $ubootaddr +$filesize && " \
819 "erase $ubootaddr +$filesize && " \
820 "cp.b $loadaddr $ubootaddr $filesize && " \
821 "protect on $ubootaddr +$filesize && " \
822 "cmp.b $loadaddr $ubootaddr $filesize\0" \
823 "consoledev=ttyS0\0" \
824 "ramdiskaddr=2000000\0" \
825 "ramdiskfile=t4240qds/ramdisk.uboot\0" \
826 "fdtaddr=c00000\0" \
827 "fdtfile=t4240qds/t4240qds.dtb\0" \
828 "bdev=sda3\0" \
829 "c=ffe\0"
830
831/* For emulation this causes u-boot to jump to the start of the proof point
832 app code automatically */
833#define CONFIG_PROOF_POINTS \
834 "setenv bootargs root=/dev/$bdev rw " \
835 "console=$consoledev,$baudrate $othbootargs;" \
836 "cpu 1 release 0x29000000 - - -;" \
837 "cpu 2 release 0x29000000 - - -;" \
838 "cpu 3 release 0x29000000 - - -;" \
839 "cpu 4 release 0x29000000 - - -;" \
840 "cpu 5 release 0x29000000 - - -;" \
841 "cpu 6 release 0x29000000 - - -;" \
842 "cpu 7 release 0x29000000 - - -;" \
843 "go 0x29000000"
844
845#define CONFIG_HVBOOT \
846 "setenv bootargs config-addr=0x60000000; " \
847 "bootm 0x01000000 - 0x00f00000"
848
849#define CONFIG_ALU \
850 "setenv bootargs root=/dev/$bdev rw " \
851 "console=$consoledev,$baudrate $othbootargs;" \
852 "cpu 1 release 0x01000000 - - -;" \
853 "cpu 2 release 0x01000000 - - -;" \
854 "cpu 3 release 0x01000000 - - -;" \
855 "cpu 4 release 0x01000000 - - -;" \
856 "cpu 5 release 0x01000000 - - -;" \
857 "cpu 6 release 0x01000000 - - -;" \
858 "cpu 7 release 0x01000000 - - -;" \
859 "go 0x01000000"
860
861#define CONFIG_LINUX \
862 "setenv bootargs root=/dev/ram rw " \
863 "console=$consoledev,$baudrate $othbootargs;" \
864 "setenv ramdiskaddr 0x02000000;" \
865 "setenv fdtaddr 0x00c00000;" \
866 "setenv loadaddr 0x1000000;" \
867 "bootm $loadaddr $ramdiskaddr $fdtaddr"
868
869#define CONFIG_HDBOOT \
870 "setenv bootargs root=/dev/$bdev rw " \
871 "console=$consoledev,$baudrate $othbootargs;" \
872 "tftp $loadaddr $bootfile;" \
873 "tftp $fdtaddr $fdtfile;" \
874 "bootm $loadaddr - $fdtaddr"
875
876#define CONFIG_NFSBOOTCOMMAND \
877 "setenv bootargs root=/dev/nfs rw " \
878 "nfsroot=$serverip:$rootpath " \
879 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
880 "console=$consoledev,$baudrate $othbootargs;" \
881 "tftp $loadaddr $bootfile;" \
882 "tftp $fdtaddr $fdtfile;" \
883 "bootm $loadaddr - $fdtaddr"
884
885#define CONFIG_RAMBOOTCOMMAND \
886 "setenv bootargs root=/dev/ram rw " \
887 "console=$consoledev,$baudrate $othbootargs;" \
888 "tftp $ramdiskaddr $ramdiskfile;" \
889 "tftp $loadaddr $bootfile;" \
890 "tftp $fdtaddr $fdtfile;" \
891 "bootm $loadaddr $ramdiskaddr $fdtaddr"
892
893#define CONFIG_BOOTCOMMAND CONFIG_LINUX
894
895#ifdef CONFIG_SECURE_BOOT
896#include <asm/fsl_secure_boot.h>
897#endif
898
899#endif /* __CONFIG_H */