Haavard Skinnemoen | df548d3 | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2006 Atmel Corporation |
| 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | #ifndef __ASM_AVR32_ARCH_CLK_H__ |
| 23 | #define __ASM_AVR32_ARCH_CLK_H__ |
| 24 | |
Haavard Skinnemoen | 5fee84a | 2007-10-29 13:23:33 +0100 | [diff] [blame] | 25 | #include <asm/arch/chip-features.h> |
| 26 | |
Haavard Skinnemoen | df548d3 | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 27 | #ifdef CONFIG_PLL |
| 28 | #define MAIN_CLK_RATE ((CFG_OSC0_HZ / CFG_PLL0_DIV) * CFG_PLL0_MUL) |
| 29 | #else |
| 30 | #define MAIN_CLK_RATE (CFG_OSC0_HZ) |
| 31 | #endif |
| 32 | |
| 33 | static inline unsigned long get_cpu_clk_rate(void) |
| 34 | { |
| 35 | return MAIN_CLK_RATE >> CFG_CLKDIV_CPU; |
| 36 | } |
| 37 | static inline unsigned long get_hsb_clk_rate(void) |
| 38 | { |
| 39 | return MAIN_CLK_RATE >> CFG_CLKDIV_HSB; |
| 40 | } |
| 41 | static inline unsigned long get_pba_clk_rate(void) |
| 42 | { |
| 43 | return MAIN_CLK_RATE >> CFG_CLKDIV_PBA; |
| 44 | } |
| 45 | static inline unsigned long get_pbb_clk_rate(void) |
| 46 | { |
| 47 | return MAIN_CLK_RATE >> CFG_CLKDIV_PBB; |
| 48 | } |
| 49 | |
| 50 | /* Accessors for specific devices. More will be added as needed. */ |
| 51 | static inline unsigned long get_sdram_clk_rate(void) |
| 52 | { |
| 53 | return get_hsb_clk_rate(); |
| 54 | } |
Haavard Skinnemoen | 5fee84a | 2007-10-29 13:23:33 +0100 | [diff] [blame] | 55 | #ifdef AT32AP700x_CHIP_HAS_USART |
Haavard Skinnemoen | df548d3 | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 56 | static inline unsigned long get_usart_clk_rate(unsigned int dev_id) |
| 57 | { |
| 58 | return get_pba_clk_rate(); |
| 59 | } |
Haavard Skinnemoen | 5fee84a | 2007-10-29 13:23:33 +0100 | [diff] [blame] | 60 | #endif |
Haavard Skinnemoen | cdd42c0 | 2008-04-30 13:09:56 +0200 | [diff] [blame] | 61 | #ifdef AT32AP700x_CHIP_HAS_MACB |
Haavard Skinnemoen | b4ec9c2 | 2006-12-17 16:56:14 +0100 | [diff] [blame] | 62 | static inline unsigned long get_macb_pclk_rate(unsigned int dev_id) |
| 63 | { |
| 64 | return get_pbb_clk_rate(); |
| 65 | } |
| 66 | static inline unsigned long get_macb_hclk_rate(unsigned int dev_id) |
| 67 | { |
| 68 | return get_hsb_clk_rate(); |
| 69 | } |
Haavard Skinnemoen | 5fee84a | 2007-10-29 13:23:33 +0100 | [diff] [blame] | 70 | #endif |
| 71 | #ifdef AT32AP700x_CHIP_HAS_MMCI |
Haavard Skinnemoen | 05fdab1 | 2006-12-17 18:55:37 +0100 | [diff] [blame] | 72 | static inline unsigned long get_mci_clk_rate(void) |
| 73 | { |
| 74 | return get_pbb_clk_rate(); |
| 75 | } |
Haavard Skinnemoen | 5fee84a | 2007-10-29 13:23:33 +0100 | [diff] [blame] | 76 | #endif |
Haavard Skinnemoen | df548d3 | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 77 | |
Haavard Skinnemoen | 3ace252 | 2008-05-02 15:21:40 +0200 | [diff] [blame] | 78 | extern void clk_init(void); |
| 79 | |
Haavard Skinnemoen | d38da53 | 2008-01-23 17:20:14 +0100 | [diff] [blame] | 80 | /* Board code may need the SDRAM base clock as a compile-time constant */ |
| 81 | #define SDRAMC_BUS_HZ (MAIN_CLK_RATE >> CFG_CLKDIV_HSB) |
| 82 | |
Haavard Skinnemoen | df548d3 | 2006-11-19 18:06:53 +0100 | [diff] [blame] | 83 | #endif /* __ASM_AVR32_ARCH_CLK_H__ */ |