blob: 9730330738573e0ad6d65b819eb4664e0f41de13 [file] [log] [blame]
Masahiro Yamadac67b2af2014-12-19 20:20:53 +09001/*
Masahiro Yamada4e3d8402016-07-19 21:56:13 +09002 * Copyright (C) 2014 Panasonic Corporation
3 * Copyright (C) 2015-2016 Socionext Inc.
4 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamadac67b2af2014-12-19 20:20:53 +09005 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#include <common.h>
Masahiro Yamadaf6e7f072015-05-29 17:30:00 +090010#include <linux/io.h>
Masahiro Yamada1b1f2312016-03-18 16:41:45 +090011#include <linux/sizes.h>
Masahiro Yamada107b3fb2016-01-09 01:51:13 +090012
Masahiro Yamada1b1f2312016-03-18 16:41:45 +090013#include "../soc-info.h"
Masahiro Yamada107b3fb2016-01-09 01:51:13 +090014#include "ddrphy-regs.h"
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090015
16/* Select either decimal or hexadecimal */
17#if 1
18#define PRINTF_FORMAT "%2d"
19#else
20#define PRINTF_FORMAT "%02x"
21#endif
22/* field separator */
23#define FS " "
24
Masahiro Yamada5f498452016-10-27 23:47:09 +090025#define ptr_to_uint(p) ((unsigned int)(unsigned long)(p))
26
Masahiro Yamadaadf55f62016-10-27 23:47:08 +090027struct phy_param {
28 resource_size_t base;
29 unsigned int nr_dx;
Masahiro Yamada1b1f2312016-03-18 16:41:45 +090030};
31
Masahiro Yamadaadf55f62016-10-27 23:47:08 +090032static const struct phy_param uniphier_ld4_phy_param[] = {
33 { .base = 0x5bc01000, .nr_dx = 2, },
34 { .base = 0x5be01000, .nr_dx = 2, },
35 { /* sentinel */ }
Masahiro Yamada1b1f2312016-03-18 16:41:45 +090036};
37
Masahiro Yamadaadf55f62016-10-27 23:47:08 +090038static const struct phy_param uniphier_pro4_phy_param[] = {
39 { .base = 0x5bc01000, .nr_dx = 2, },
40 { .base = 0x5bc02000, .nr_dx = 2, },
41 { .base = 0x5be01000, .nr_dx = 2, },
42 { .base = 0x5be02000, .nr_dx = 2, },
43 { /* sentinel */ }
44};
45
46static const struct phy_param uniphier_sld8_phy_param[] = {
47 { .base = 0x5bc01000, .nr_dx = 2, },
48 { .base = 0x5be01000, .nr_dx = 2, },
49 { /* sentinel */ }
Masahiro Yamada1b1f2312016-03-18 16:41:45 +090050};
51
Masahiro Yamada5f498452016-10-27 23:47:09 +090052static const struct phy_param uniphier_ld11_phy_param[] = {
53 { .base = 0x5bc01000, .nr_dx = 4, },
54 { /* sentinel */ }
55};
56
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +090057static void print_bdl(void __iomem *reg, int n)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090058{
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +090059 u32 val = readl(reg);
60 int i;
61
62 for (i = 0; i < n; i++)
63 printf(FS PRINTF_FORMAT, (val >> i * 6) & 0x3f);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090064}
65
Masahiro Yamadaadf55f62016-10-27 23:47:08 +090066static void dump_loop(const struct phy_param *phy_param,
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +090067 void (*callback)(void __iomem *))
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090068{
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +090069 void __iomem *phy_base, *dx_base;
Masahiro Yamada1b1f2312016-03-18 16:41:45 +090070 int p, dx;
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090071
Masahiro Yamadaadf55f62016-10-27 23:47:08 +090072 for (p = 0; phy_param->base; phy_param++, p++) {
73 phy_base = ioremap(phy_param->base, SZ_4K);
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +090074 dx_base = phy_base + PHY_DX_BASE;
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090075
Masahiro Yamadaadf55f62016-10-27 23:47:08 +090076 for (dx = 0; dx < phy_param->nr_dx; dx++) {
Masahiro Yamada1b1f2312016-03-18 16:41:45 +090077 printf("PHY%dDX%d:", p, dx);
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +090078 (*callback)(dx_base);
79 dx_base += PHY_DX_STRIDE;
Masahiro Yamada1b1f2312016-03-18 16:41:45 +090080 printf("\n");
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090081 }
Masahiro Yamada1b1f2312016-03-18 16:41:45 +090082
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +090083 iounmap(phy_base);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090084 }
85}
86
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +090087static void __wbdl_dump(void __iomem *dx_base)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090088{
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +090089 print_bdl(dx_base + PHY_DX_BDLR0, 5);
90 print_bdl(dx_base + PHY_DX_BDLR1, 5);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090091
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +090092 printf(FS "(+" PRINTF_FORMAT ")",
93 readl(dx_base + PHY_DX_LCDLR1) & 0xff);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090094}
95
Masahiro Yamadaadf55f62016-10-27 23:47:08 +090096static void wbdl_dump(const struct phy_param *phy_param)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +090097{
98 printf("\n--- Write Bit Delay Line ---\n");
99 printf(" DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM DQS (WDQD)\n");
100
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900101 dump_loop(phy_param, &__wbdl_dump);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900102}
103
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900104static void __rbdl_dump(void __iomem *dx_base)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900105{
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900106 print_bdl(dx_base + PHY_DX_BDLR3, 5);
107 print_bdl(dx_base + PHY_DX_BDLR4, 4);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900108
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900109 printf(FS "(+" PRINTF_FORMAT ")",
110 (readl(dx_base + PHY_DX_LCDLR1) >> 8) & 0xff);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900111}
112
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900113static void rbdl_dump(const struct phy_param *phy_param)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900114{
115 printf("\n--- Read Bit Delay Line ---\n");
116 printf(" DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 DM (RDQSD)\n");
117
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900118 dump_loop(phy_param, &__rbdl_dump);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900119}
120
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900121static void __wld_dump(void __iomem *dx_base)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900122{
123 int rank;
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900124 u32 lcdlr0 = readl(dx_base + PHY_DX_LCDLR0);
125 u32 gtr = readl(dx_base + PHY_DX_GTR);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900126
127 for (rank = 0; rank < 4; rank++) {
128 u32 wld = (lcdlr0 >> (8 * rank)) & 0xff; /* Delay */
129 u32 wlsl = (gtr >> (12 + 2 * rank)) & 0x3; /* System Latency */
130
131 printf(FS PRINTF_FORMAT "%sT", wld,
132 wlsl == 0 ? "-1" : wlsl == 1 ? "+0" : "+1");
133 }
134}
135
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900136static void wld_dump(const struct phy_param *phy_param)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900137{
138 printf("\n--- Write Leveling Delay ---\n");
139 printf(" Rank0 Rank1 Rank2 Rank3\n");
140
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900141 dump_loop(phy_param, &__wld_dump);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900142}
143
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900144static void __dqsgd_dump(void __iomem *dx_base)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900145{
146 int rank;
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900147 u32 lcdlr2 = readl(dx_base + PHY_DX_LCDLR2);
148 u32 gtr = readl(dx_base + PHY_DX_GTR);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900149
150 for (rank = 0; rank < 4; rank++) {
151 u32 dqsgd = (lcdlr2 >> (8 * rank)) & 0xff; /* Delay */
152 u32 dgsl = (gtr >> (3 * rank)) & 0x7; /* System Latency */
153
154 printf(FS PRINTF_FORMAT "+%dT", dqsgd, dgsl);
155 }
156}
157
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900158static void dqsgd_dump(const struct phy_param *phy_param)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900159{
160 printf("\n--- DQS Gating Delay ---\n");
161 printf(" Rank0 Rank1 Rank2 Rank3\n");
162
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900163 dump_loop(phy_param, &__dqsgd_dump);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900164}
165
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900166static void __mdl_dump(void __iomem *dx_base)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900167{
168 int i;
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900169 u32 mdl = readl(dx_base + PHY_DX_MDLR);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900170 for (i = 0; i < 3; i++)
171 printf(FS PRINTF_FORMAT, (mdl >> (8 * i)) & 0xff);
172}
173
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900174static void mdl_dump(const struct phy_param *phy_param)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900175{
176 printf("\n--- Master Delay Line ---\n");
177 printf(" IPRD TPRD MDLD\n");
178
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900179 dump_loop(phy_param, &__mdl_dump);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900180}
181
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900182#define REG_DUMP(x) \
183 { int ofst = PHY_ ## x; void __iomem *reg = phy_base + ofst; \
Masahiro Yamada5f498452016-10-27 23:47:09 +0900184 printf("%3d: %-10s: %08x : %08x\n", \
185 ofst >> PHY_REG_SHIFT, #x, \
186 ptr_to_uint(reg), readl(reg)); }
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900187
188#define DX_REG_DUMP(dx, x) \
189 { int ofst = PHY_DX_BASE + PHY_DX_STRIDE * (dx) + \
190 PHY_DX_## x; \
191 void __iomem *reg = phy_base + ofst; \
Masahiro Yamada5f498452016-10-27 23:47:09 +0900192 printf("%3d: DX%d%-7s: %08x : %08x\n", \
193 ofst >> PHY_REG_SHIFT, (dx), #x, \
194 ptr_to_uint(reg), readl(reg)); }
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900195
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900196static void reg_dump(const struct phy_param *phy_param)
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900197{
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900198 void __iomem *phy_base;
199 int p, dx;
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900200
201 printf("\n--- DDR PHY registers ---\n");
202
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900203 for (p = 0; phy_param->base; phy_param++, p++) {
204 phy_base = ioremap(phy_param->base, SZ_4K);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900205
Masahiro Yamada5f498452016-10-27 23:47:09 +0900206 printf("== PHY%d (base: %08x) ==\n", p, ptr_to_uint(phy_base));
Masahiro Yamada1b1f2312016-03-18 16:41:45 +0900207 printf(" No: Name : Address : Data\n");
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900208
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900209 REG_DUMP(RIDR);
210 REG_DUMP(PIR);
211 REG_DUMP(PGCR0);
212 REG_DUMP(PGCR1);
213 REG_DUMP(PGSR0);
214 REG_DUMP(PGSR1);
215 REG_DUMP(PLLCR);
216 REG_DUMP(PTR0);
217 REG_DUMP(PTR1);
218 REG_DUMP(PTR2);
219 REG_DUMP(PTR3);
220 REG_DUMP(PTR4);
221 REG_DUMP(ACMDLR);
222 REG_DUMP(ACBDLR);
223 REG_DUMP(DXCCR);
224 REG_DUMP(DSGCR);
225 REG_DUMP(DCR);
226 REG_DUMP(DTPR0);
227 REG_DUMP(DTPR1);
228 REG_DUMP(DTPR2);
229 REG_DUMP(MR0);
230 REG_DUMP(MR1);
231 REG_DUMP(MR2);
232 REG_DUMP(MR3);
Masahiro Yamada1b1f2312016-03-18 16:41:45 +0900233
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900234 for (dx = 0; dx < phy_param->nr_dx; dx++) {
Masahiro Yamada6dd34ae2016-10-27 23:47:07 +0900235 DX_REG_DUMP(dx, GCR);
236 DX_REG_DUMP(dx, GTR);
237 }
238
239 iounmap(phy_base);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900240 }
241}
242
243static int do_ddr(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
244{
245 char *cmd = argv[1];
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900246 const struct phy_param *phy_param;
Masahiro Yamada1b1f2312016-03-18 16:41:45 +0900247
248 switch (uniphier_get_soc_type()) {
249 case SOC_UNIPHIER_LD4:
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900250 phy_param = uniphier_ld4_phy_param;
Masahiro Yamada1b1f2312016-03-18 16:41:45 +0900251 break;
252 case SOC_UNIPHIER_PRO4:
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900253 phy_param = uniphier_pro4_phy_param;
Masahiro Yamada1b1f2312016-03-18 16:41:45 +0900254 break;
255 case SOC_UNIPHIER_SLD8:
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900256 phy_param = uniphier_sld8_phy_param;
Masahiro Yamada1b1f2312016-03-18 16:41:45 +0900257 break;
Masahiro Yamada5f498452016-10-27 23:47:09 +0900258 case SOC_UNIPHIER_LD11:
259 phy_param = uniphier_ld11_phy_param;
260 break;
Masahiro Yamada1b1f2312016-03-18 16:41:45 +0900261 default:
262 printf("unsupported SoC\n");
263 return CMD_RET_FAILURE;
264 }
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900265
266 if (argc == 1)
267 cmd = "all";
268
269 if (!strcmp(cmd, "wbdl") || !strcmp(cmd, "all"))
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900270 wbdl_dump(phy_param);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900271
272 if (!strcmp(cmd, "rbdl") || !strcmp(cmd, "all"))
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900273 rbdl_dump(phy_param);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900274
275 if (!strcmp(cmd, "wld") || !strcmp(cmd, "all"))
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900276 wld_dump(phy_param);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900277
278 if (!strcmp(cmd, "dqsgd") || !strcmp(cmd, "all"))
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900279 dqsgd_dump(phy_param);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900280
281 if (!strcmp(cmd, "mdl") || !strcmp(cmd, "all"))
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900282 mdl_dump(phy_param);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900283
284 if (!strcmp(cmd, "reg") || !strcmp(cmd, "all"))
Masahiro Yamadaadf55f62016-10-27 23:47:08 +0900285 reg_dump(phy_param);
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900286
Masahiro Yamada1b1f2312016-03-18 16:41:45 +0900287 return CMD_RET_SUCCESS;
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900288}
289
290U_BOOT_CMD(
291 ddr, 2, 1, do_ddr,
292 "UniPhier DDR PHY parameters dumper",
Masahiro Yamadac21fc7e2016-08-21 16:12:36 +0900293 "- dump all of the following\n"
Masahiro Yamadac67b2af2014-12-19 20:20:53 +0900294 "ddr wbdl - dump Write Bit Delay\n"
295 "ddr rbdl - dump Read Bit Delay\n"
296 "ddr wld - dump Write Leveling\n"
297 "ddr dqsgd - dump DQS Gating Delay\n"
298 "ddr mdl - dump Master Delay Line\n"
299 "ddr reg - dump registers\n"
300);