Chin Liang See | ddfeb0a | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 1 | /* |
| 2 | * Copyright Altera Corporation (C) 2012-2014. All rights reserved |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | /* This file is generated by Preloader Generator */ |
| 8 | |
| 9 | #ifndef _PRELOADER_PLL_CONFIG_H_ |
| 10 | #define _PRELOADER_PLL_CONFIG_H_ |
| 11 | |
| 12 | /* PLL configuration data */ |
| 13 | /* Main PLL */ |
| 14 | #define CONFIG_HPS_MAINPLLGRP_VCO_DENOM (0) |
| 15 | #define CONFIG_HPS_MAINPLLGRP_VCO_NUMER (63) |
| 16 | #define CONFIG_HPS_MAINPLLGRP_MPUCLK_CNT (0) |
| 17 | #define CONFIG_HPS_MAINPLLGRP_MAINCLK_CNT (0) |
| 18 | #define CONFIG_HPS_MAINPLLGRP_DBGATCLK_CNT (0) |
| 19 | #define CONFIG_HPS_MAINPLLGRP_MAINQSPICLK_CNT (3) |
| 20 | #define CONFIG_HPS_MAINPLLGRP_MAINNANDSDMMCCLK_CNT (3) |
| 21 | #define CONFIG_HPS_MAINPLLGRP_CFGS2FUSER0CLK_CNT (12) |
| 22 | #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3MPCLK (1) |
| 23 | #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3SPCLK (1) |
| 24 | #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4MPCLK (1) |
| 25 | #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4SPCLK (1) |
| 26 | #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGATCLK (0) |
| 27 | #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGCLK (1) |
| 28 | #define CONFIG_HPS_MAINPLLGRP_TRACEDIV_TRACECLK (0) |
| 29 | /* |
| 30 | * To tell where is the clock source: |
| 31 | * 0 = MAINPLL |
| 32 | * 1 = PERIPHPLL |
| 33 | */ |
| 34 | #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4MP (1) |
| 35 | #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4SP (1) |
| 36 | |
| 37 | /* Peripheral PLL */ |
| 38 | #define CONFIG_HPS_PERPLLGRP_VCO_DENOM (1) |
| 39 | #define CONFIG_HPS_PERPLLGRP_VCO_NUMER (79) |
| 40 | /* |
| 41 | * To tell where is the VCOs source: |
| 42 | * 0 = EOSC1 |
| 43 | * 1 = EOSC2 |
| 44 | * 2 = F2S |
| 45 | */ |
| 46 | #define CONFIG_HPS_PERPLLGRP_VCO_PSRC (0) |
| 47 | #define CONFIG_HPS_PERPLLGRP_EMAC0CLK_CNT (3) |
| 48 | #define CONFIG_HPS_PERPLLGRP_EMAC1CLK_CNT (3) |
| 49 | #define CONFIG_HPS_PERPLLGRP_PERQSPICLK_CNT (1) |
| 50 | #define CONFIG_HPS_PERPLLGRP_PERNANDSDMMCCLK_CNT (4) |
| 51 | #define CONFIG_HPS_PERPLLGRP_PERBASECLK_CNT (4) |
| 52 | #define CONFIG_HPS_PERPLLGRP_S2FUSER1CLK_CNT (9) |
| 53 | #define CONFIG_HPS_PERPLLGRP_DIV_USBCLK (0) |
| 54 | #define CONFIG_HPS_PERPLLGRP_DIV_SPIMCLK (0) |
| 55 | #define CONFIG_HPS_PERPLLGRP_DIV_CAN0CLK (1) |
| 56 | #define CONFIG_HPS_PERPLLGRP_DIV_CAN1CLK (1) |
| 57 | #define CONFIG_HPS_PERPLLGRP_GPIODIV_GPIODBCLK (6249) |
| 58 | /* |
| 59 | * To tell where is the clock source: |
| 60 | * 0 = F2S_PERIPH_REF_CLK |
| 61 | * 1 = MAIN_CLK |
| 62 | * 2 = PERIPH_CLK |
| 63 | */ |
| 64 | #define CONFIG_HPS_PERPLLGRP_SRC_SDMMC (2) |
| 65 | #define CONFIG_HPS_PERPLLGRP_SRC_NAND (2) |
| 66 | #define CONFIG_HPS_PERPLLGRP_SRC_QSPI (1) |
| 67 | |
| 68 | /* SDRAM PLL */ |
| 69 | #ifdef CONFIG_SOCFPGA_ARRIA5 |
| 70 | /* Arria V SDRAM will run at 533MHz while Cyclone V still at 400MHz |
| 71 | * This if..else... is not required if generated by tools */ |
| 72 | #define CONFIG_HPS_SDRPLLGRP_VCO_DENOM (2) |
| 73 | #define CONFIG_HPS_SDRPLLGRP_VCO_NUMER (127) |
| 74 | #else |
| 75 | #define CONFIG_HPS_SDRPLLGRP_VCO_DENOM (0) |
| 76 | #define CONFIG_HPS_SDRPLLGRP_VCO_NUMER (31) |
| 77 | #endif /* CONFIG_SOCFPGA_ARRIA5 */ |
| 78 | |
| 79 | /* |
| 80 | * To tell where is the VCOs source: |
| 81 | * 0 = EOSC1 |
| 82 | * 1 = EOSC2 |
| 83 | * 2 = F2S |
| 84 | */ |
| 85 | #define CONFIG_HPS_SDRPLLGRP_VCO_SSRC (0) |
| 86 | #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_CNT (1) |
| 87 | #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_PHASE (0) |
| 88 | #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_CNT (0) |
| 89 | #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_PHASE (0) |
| 90 | #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_CNT (1) |
| 91 | #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_PHASE (4) |
| 92 | #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_CNT (5) |
| 93 | #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_PHASE (0) |
| 94 | |
| 95 | /* Info for driver */ |
| 96 | #define CONFIG_HPS_CLK_OSC1_HZ (25000000) |
Marek Vasut | 0911af0 | 2014-09-13 08:16:49 +0200 | [diff] [blame] | 97 | #define CONFIG_HPS_CLK_OSC2_HZ 0 |
| 98 | #define CONFIG_HPS_CLK_F2S_SDR_REF_HZ 0 |
| 99 | #define CONFIG_HPS_CLK_F2S_PER_REF_HZ 0 |
Chin Liang See | ddfeb0a | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 100 | #define CONFIG_HPS_CLK_MAINVCO_HZ (1600000000) |
| 101 | #define CONFIG_HPS_CLK_PERVCO_HZ (1000000000) |
| 102 | #ifdef CONFIG_SOCFPGA_ARRIA5 |
| 103 | /* The if..else... is not required if generated by tools */ |
| 104 | #define CONFIG_HPS_CLK_SDRVCO_HZ (1066000000) |
| 105 | #else |
| 106 | #define CONFIG_HPS_CLK_SDRVCO_HZ (800000000) |
| 107 | #endif |
| 108 | #define CONFIG_HPS_CLK_EMAC0_HZ (250000000) |
| 109 | #define CONFIG_HPS_CLK_EMAC1_HZ (250000000) |
| 110 | #define CONFIG_HPS_CLK_USBCLK_HZ (200000000) |
| 111 | #define CONFIG_HPS_CLK_NAND_HZ (50000000) |
| 112 | #define CONFIG_HPS_CLK_SDMMC_HZ (200000000) |
| 113 | #define CONFIG_HPS_CLK_QSPI_HZ (400000000) |
| 114 | #define CONFIG_HPS_CLK_SPIM_HZ (200000000) |
| 115 | #define CONFIG_HPS_CLK_CAN0_HZ (100000000) |
| 116 | #define CONFIG_HPS_CLK_CAN1_HZ (100000000) |
| 117 | #define CONFIG_HPS_CLK_GPIODB_HZ (32000) |
| 118 | #define CONFIG_HPS_CLK_L4_MP_HZ (100000000) |
| 119 | #define CONFIG_HPS_CLK_L4_SP_HZ (100000000) |
| 120 | |
| 121 | #endif /* _PRELOADER_PLL_CONFIG_H_ */ |