blob: 71254c5d4673941242c12dcbf1e7a826005e37e0 [file] [log] [blame]
Stefan Roese41e5ee52014-10-22 12:13:17 +02001/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * Header file for the Marvell's Feroceon CPU core.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
Stefan Roese250eea72015-04-25 06:29:47 +020011#ifndef _MVEBU_SOC_H
12#define _MVEBU_SOC_H
Stefan Roese41e5ee52014-10-22 12:13:17 +020013
14#define SOC_MV78460_ID 0x7846
Stefan Roese9c6d3b72015-04-25 06:29:51 +020015#define SOC_88F6810_ID 0x6810
16#define SOC_88F6820_ID 0x6820
17#define SOC_88F6828_ID 0x6828
18
19/* A38x revisions */
20#define MV_88F68XX_Z1_ID 0x0
21#define MV_88F68XX_A0_ID 0x4
Stefan Roese41e5ee52014-10-22 12:13:17 +020022
23/* TCLK Core Clock definition */
24#ifndef CONFIG_SYS_TCLK
25#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
26#endif
27
28/* SOC specific definations */
29#define INTREG_BASE 0xd0000000
30#define INTREG_BASE_ADDR_REG (INTREG_BASE + 0x20080)
Stefan Roese21427702015-04-17 18:12:41 +020031#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SYS_MVEBU_DDR_A38X)
32/*
33 * On A38x switching the regs base address without running from
34 * SDRAM doesn't seem to work. So let the SPL still use the
35 * default base address and switch to the new address in the
36 * main u-boot later.
37 */
38#define SOC_REGS_PHY_BASE 0xd0000000
39#else
Stefan Roese41e5ee52014-10-22 12:13:17 +020040#define SOC_REGS_PHY_BASE 0xf1000000
Stefan Roese21427702015-04-17 18:12:41 +020041#endif
Stefan Roese41e5ee52014-10-22 12:13:17 +020042#define MVEBU_REGISTER(x) (SOC_REGS_PHY_BASE + x)
43
44#define MVEBU_SDRAM_SCRATCH (MVEBU_REGISTER(0x01504))
Stefan Roese9c6d3b72015-04-25 06:29:51 +020045#define MVEBU_L2_CACHE_BASE (MVEBU_REGISTER(0x08000))
46#define CONFIG_SYS_PL310_BASE MVEBU_L2_CACHE_BASE
Stefan Roese41e5ee52014-10-22 12:13:17 +020047#define MVEBU_SPI_BASE (MVEBU_REGISTER(0x10600))
48#define MVEBU_TWSI_BASE (MVEBU_REGISTER(0x11000))
49#define MVEBU_UART0_BASE (MVEBU_REGISTER(0x12000))
50#define MVEBU_UART1_BASE (MVEBU_REGISTER(0x12100))
51#define MVEBU_MPP_BASE (MVEBU_REGISTER(0x18000))
52#define MVEBU_GPIO0_BASE (MVEBU_REGISTER(0x18100))
53#define MVEBU_GPIO1_BASE (MVEBU_REGISTER(0x18140))
54#define MVEBU_GPIO2_BASE (MVEBU_REGISTER(0x18180))
55#define MVEBU_SYSTEM_REG_BASE (MVEBU_REGISTER(0x18200))
56#define MVEBU_CPU_WIN_BASE (MVEBU_REGISTER(0x20000))
57#define MVEBU_SDRAM_BASE (MVEBU_REGISTER(0x20180))
58#define MVEBU_TIMER_BASE (MVEBU_REGISTER(0x20300))
59#define MVEBU_EGIGA2_BASE (MVEBU_REGISTER(0x30000))
60#define MVEBU_EGIGA3_BASE (MVEBU_REGISTER(0x34000))
61#define MVEBU_REG_PCIE_BASE (MVEBU_REGISTER(0x40000))
Stefan Roesefe11ae22015-06-29 14:58:15 +020062#define MVEBU_USB20_BASE (MVEBU_REGISTER(0x58000))
Stefan Roese41e5ee52014-10-22 12:13:17 +020063#define MVEBU_EGIGA0_BASE (MVEBU_REGISTER(0x70000))
64#define MVEBU_EGIGA1_BASE (MVEBU_REGISTER(0x74000))
Anton Schuberte863f7f2015-07-15 14:50:05 +020065#define MVEBU_AXP_SATA_BASE (MVEBU_REGISTER(0xa0000))
Stefan Roese4d991cb2015-06-29 14:58:13 +020066#define MVEBU_SATA0_BASE (MVEBU_REGISTER(0xa8000))
Stefan Roese7f1adcd2015-06-29 14:58:10 +020067#define MVEBU_SDIO_BASE (MVEBU_REGISTER(0xd8000))
Stefan Roese41e5ee52014-10-22 12:13:17 +020068
Stefan Roese5b72dbf2015-07-01 12:44:51 +020069#define MBUS_BRIDGE_WIN_CTRL_REG (MVEBU_REGISTER(0x20250))
70#define MBUS_BRIDGE_WIN_BASE_REG (MVEBU_REGISTER(0x20254))
71
Stefan Roese41e5ee52014-10-22 12:13:17 +020072#define SDRAM_MAX_CS 4
73#define SDRAM_ADDR_MASK 0xFF000000
74
Stefan Roese250eea72015-04-25 06:29:47 +020075/* MVEBU CPU memory windows */
Stefan Roese41e5ee52014-10-22 12:13:17 +020076#define MVCPU_WIN_CTRL_DATA CPU_WIN_CTRL_DATA
77#define MVCPU_WIN_ENABLE CPU_WIN_ENABLE
78#define MVCPU_WIN_DISABLE CPU_WIN_DISABLE
79
Stefan Roese250eea72015-04-25 06:29:47 +020080#endif /* _MVEBU_SOC_H */