blob: 0e04691dfb7846aee315199beec817e27b853982 [file] [log] [blame]
stroese13fdf8a2003-09-12 08:55:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_PLU405 1 /* ...on a PLU405 board */
stroese13fdf8a2003-09-12 08:55:18 +000039
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese13fdf8a2003-09-12 08:55:18 +000042
stroesea20b27a2004-12-16 18:05:42 +000043#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
stroese13fdf8a2003-09-12 08:55:18 +000044
45#define CONFIG_BAUDRATE 9600
stroese13fdf8a2003-09-12 08:55:18 +000046
47#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000048#undef CONFIG_BOOTCOMMAND
stroese13fdf8a2003-09-12 08:55:18 +000049
stroesea20b27a2004-12-16 18:05:42 +000050#define CONFIG_PREBOOT /* enable preboot variable */
51
stroese13fdf8a2003-09-12 08:55:18 +000052#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
53
stroesea20b27a2004-12-16 18:05:42 +000054#define CONFIG_NET_MULTI 1
Matthias Fuchsf9fc6a52007-03-07 15:32:01 +010055#undef CONFIG_HAS_ETH1
stroesea20b27a2004-12-16 18:05:42 +000056
stroese13fdf8a2003-09-12 08:55:18 +000057#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000058#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000059#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchsf9fc6a52007-03-07 15:32:01 +010060#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
stroesea20b27a2004-12-16 18:05:42 +000061
62#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
stroese13fdf8a2003-09-12 08:55:18 +000063
Jon Loeligeracf02692007-07-08 14:49:44 -050064
65/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050066 * BOOTP options
67 */
68#define CONFIG_BOOTP_BOOTFILESIZE
69#define CONFIG_BOOTP_BOOTPATH
70#define CONFIG_BOOTP_GATEWAY
71#define CONFIG_BOOTP_HOSTNAME
72
73
74/*
Jon Loeligeracf02692007-07-08 14:49:44 -050075 * Command line configuration.
76 */
77#include <config_cmd_default.h>
78
79#define CONFIG_CMD_DHCP
80#define CONFIG_CMD_PCI
81#define CONFIG_CMD_IRQ
82#define CONFIG_CMD_IDE
83#define CONFIG_CMD_FAT
84#define CONFIG_CMD_ELF
85#define CONFIG_CMD_NAND
86#define CONFIG_CMD_DATE
87#define CONFIG_CMD_I2C
88#define CONFIG_CMD_MII
89#define CONFIG_CMD_PING
90#define CONFIG_CMD_EEPROM
91
stroese13fdf8a2003-09-12 08:55:18 +000092
93#define CONFIG_MAC_PARTITION
94#define CONFIG_DOS_PARTITION
95
stroesea20b27a2004-12-16 18:05:42 +000096#define CONFIG_SUPPORT_VFAT
97
98#define CONFIG_AUTO_UPDATE 1 /* autoupdate via compactflash */
stroesea20b27a2004-12-16 18:05:42 +000099
wdenkc837dcb2004-01-20 23:12:12 +0000100#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese13fdf8a2003-09-12 08:55:18 +0000101
wdenkc837dcb2004-01-20 23:12:12 +0000102#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
103#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000104
wdenkc837dcb2004-01-20 23:12:12 +0000105#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese13fdf8a2003-09-12 08:55:18 +0000106
107/*
108 * Miscellaneous configurable options
109 */
110#define CFG_LONGHELP /* undef to save memory */
111#define CFG_PROMPT "=> " /* Monitor Command Prompt */
112
113#undef CFG_HUSH_PARSER /* use "hush" command parser */
114#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000115#define CFG_PROMPT_HUSH_PS2 "> "
stroese13fdf8a2003-09-12 08:55:18 +0000116#endif
117
Jon Loeligeracf02692007-07-08 14:49:44 -0500118#if defined(CONFIG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000119#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000120#else
wdenkc837dcb2004-01-20 23:12:12 +0000121#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroese13fdf8a2003-09-12 08:55:18 +0000122#endif
123#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
124#define CFG_MAXARGS 16 /* max number of command args */
125#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
126
wdenkc837dcb2004-01-20 23:12:12 +0000127#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroese13fdf8a2003-09-12 08:55:18 +0000128
wdenkc837dcb2004-01-20 23:12:12 +0000129#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese13fdf8a2003-09-12 08:55:18 +0000130
stroesea20b27a2004-12-16 18:05:42 +0000131#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
132
stroese13fdf8a2003-09-12 08:55:18 +0000133#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
134#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
135
wdenkc837dcb2004-01-20 23:12:12 +0000136#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
137#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
138#define CFG_BASE_BAUD 691200
139#undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
stroese13fdf8a2003-09-12 08:55:18 +0000140
141/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000142#define CFG_BAUDRATE_TABLE \
stroese13fdf8a2003-09-12 08:55:18 +0000143 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
144 57600, 115200, 230400, 460800, 921600 }
145
146#define CFG_LOAD_ADDR 0x100000 /* default load address */
147#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
148
wdenkc837dcb2004-01-20 23:12:12 +0000149#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese13fdf8a2003-09-12 08:55:18 +0000150
151#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
stroesea20b27a2004-12-16 18:05:42 +0000152#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
153
154/* Only interrupt boot if space is pressed */
155/* If a long serial cable is connected but */
156/* other end is dead, garbage will be read */
Stefan Roesef2302d42008-08-06 14:05:38 +0200157#define CONFIG_AUTOBOOT_KEYED 1
158#define CONFIG_AUTOBOOT_PROMPT \
159 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
stroesea20b27a2004-12-16 18:05:42 +0000160#undef CONFIG_AUTOBOOT_DELAY_STR
161#define CONFIG_AUTOBOOT_STOP_STR " "
stroese13fdf8a2003-09-12 08:55:18 +0000162
wdenkc837dcb2004-01-20 23:12:12 +0000163#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese13fdf8a2003-09-12 08:55:18 +0000164
wdenkc837dcb2004-01-20 23:12:12 +0000165#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese13fdf8a2003-09-12 08:55:18 +0000166
167/*-----------------------------------------------------------------------
168 * NAND-FLASH stuff
169 *-----------------------------------------------------------------------
170 */
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200171#define CFG_NAND_BASE_LIST { CFG_NAND_BASE }
172#define NAND_MAX_CHIPS 1
173#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
174#define NAND_BIG_DELAY_US 25
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +0100175
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200176#define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
177#define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
178#define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
179#define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
stroese13fdf8a2003-09-12 08:55:18 +0000180
Matthias Fuchsc750d2e2007-09-12 12:36:53 +0200181#define CFG_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
182#define CFG_NAND_QUIET 1
stroesea20b27a2004-12-16 18:05:42 +0000183
stroese13fdf8a2003-09-12 08:55:18 +0000184/*-----------------------------------------------------------------------
185 * PCI stuff
186 *-----------------------------------------------------------------------
187 */
stroesea20b27a2004-12-16 18:05:42 +0000188#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
189#define PCI_HOST_FORCE 1 /* configure as pci host */
190#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese13fdf8a2003-09-12 08:55:18 +0000191
stroesea20b27a2004-12-16 18:05:42 +0000192#define CONFIG_PCI /* include pci support */
193#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
194#define CONFIG_PCI_PNP /* do pci plug-and-play */
195 /* resource configuration */
stroese13fdf8a2003-09-12 08:55:18 +0000196
stroesea20b27a2004-12-16 18:05:42 +0000197#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese13fdf8a2003-09-12 08:55:18 +0000198
stroesea20b27a2004-12-16 18:05:42 +0000199#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
200
201#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
202#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
203#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
204#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
stroese81b83c92005-05-03 06:12:20 +0000205#define CFG_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
stroesea20b27a2004-12-16 18:05:42 +0000206#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
207#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
208#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
209#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese13fdf8a2003-09-12 08:55:18 +0000210
211/*-----------------------------------------------------------------------
212 * IDE/ATA stuff
213 *-----------------------------------------------------------------------
214 */
wdenkc837dcb2004-01-20 23:12:12 +0000215#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
216#undef CONFIG_IDE_LED /* no led for ide supported */
stroese13fdf8a2003-09-12 08:55:18 +0000217#define CONFIG_IDE_RESET 1 /* reset for ide supported */
218
wdenkc837dcb2004-01-20 23:12:12 +0000219#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
220#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
stroese13fdf8a2003-09-12 08:55:18 +0000221
wdenkc837dcb2004-01-20 23:12:12 +0000222#define CFG_ATA_BASE_ADDR 0xF0100000
223#define CFG_ATA_IDE0_OFFSET 0x0000
stroese13fdf8a2003-09-12 08:55:18 +0000224
225#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
wdenkc837dcb2004-01-20 23:12:12 +0000226#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
stroese13fdf8a2003-09-12 08:55:18 +0000227#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
228
229/*
230 * For booting Linux, the board info and command line data
231 * have to be in the first 8 MB of memory, since this is
232 * the maximum mapped by the Linux kernel during initialization.
233 */
234#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
235/*-----------------------------------------------------------------------
236 * FLASH organization
237 */
238#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
239
240#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
241#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
242
243#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
244#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
245
wdenkc837dcb2004-01-20 23:12:12 +0000246#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
247#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
248#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroese13fdf8a2003-09-12 08:55:18 +0000249/*
250 * The following defines are added for buggy IOP480 byte interface.
251 * All other boards should use the standard values (CPCI405 etc.)
252 */
wdenkc837dcb2004-01-20 23:12:12 +0000253#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
254#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
255#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroese13fdf8a2003-09-12 08:55:18 +0000256
wdenkc837dcb2004-01-20 23:12:12 +0000257#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroese13fdf8a2003-09-12 08:55:18 +0000258
stroese13fdf8a2003-09-12 08:55:18 +0000259/*-----------------------------------------------------------------------
260 * Start addresses for the final memory configuration
261 * (Set up by the startup code)
262 * Please note that CFG_SDRAM_BASE _must_ start at 0
263 */
264#define CFG_SDRAM_BASE 0x00000000
Matthias Fuchs5a3e4802008-09-02 11:34:08 +0200265#define CFG_FLASH_BASE 0xFFFA0000
stroese13fdf8a2003-09-12 08:55:18 +0000266#define CFG_MONITOR_BASE TEXT_BASE
Matthias Fuchs5a3e4802008-09-02 11:34:08 +0200267#define CFG_MONITOR_LEN (384 * 1024) /* Reserve 256 kB for Monitor */
268#define CFG_MALLOC_LEN (384 * 1024) /* Reserve 256 kB for malloc() */
stroese13fdf8a2003-09-12 08:55:18 +0000269
270#if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM)
271# define CFG_RAMBOOT 1
272#else
273# undef CFG_RAMBOOT
274#endif
275
276/*-----------------------------------------------------------------------
277 * Environment Variable setup
278 */
wdenkc837dcb2004-01-20 23:12:12 +0000279#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
280#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
281#define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroese13fdf8a2003-09-12 08:55:18 +0000282 /* total size of a CAT24WC16 is 2048 bytes */
283
stroese13fdf8a2003-09-12 08:55:18 +0000284/*-----------------------------------------------------------------------
285 * I2C EEPROM (CAT24WC16) for environment
286 */
287#define CONFIG_HARD_I2C /* I2c with hardware support */
288#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
289#define CFG_I2C_SLAVE 0x7F
290
291#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100292#define CFG_EEPROM_WREN 1
Matthias Fuchsbd84ee42007-07-09 10:10:06 +0200293
stroese13fdf8a2003-09-12 08:55:18 +0000294/* CAT24WC08/16... */
wdenkc837dcb2004-01-20 23:12:12 +0000295#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
296/* mask of address bits that overflow into the "EEPROM chip address" */
stroese13fdf8a2003-09-12 08:55:18 +0000297#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
298#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
299 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000300 /* last 4 bits of the address */
stroese13fdf8a2003-09-12 08:55:18 +0000301#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
302#define CFG_EEPROM_PAGE_WRITE_ENABLE
303
304/*-----------------------------------------------------------------------
stroese13fdf8a2003-09-12 08:55:18 +0000305 * External Bus Controller (EBC) Setup
306 */
307
wdenkc837dcb2004-01-20 23:12:12 +0000308#define CAN_BA 0xF0000000 /* CAN Base Address */
309#define DUART0_BA 0xF0000400 /* DUART Base Address */
310#define DUART1_BA 0xF0000408 /* DUART Base Address */
311#define RTC_BA 0xF0000500 /* RTC Base Address */
312#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
313#define CFG_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000314
wdenkc837dcb2004-01-20 23:12:12 +0000315/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
316#define CFG_EBC_PB0AP 0x92015480
317/*#define CFG_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
318#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000319
wdenkc837dcb2004-01-20 23:12:12 +0000320/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
321#define CFG_EBC_PB1AP 0x92015480
322#define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000323
wdenkc837dcb2004-01-20 23:12:12 +0000324/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
325#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
326#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese13fdf8a2003-09-12 08:55:18 +0000327
wdenkc837dcb2004-01-20 23:12:12 +0000328/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
329#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
330#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroese13fdf8a2003-09-12 08:55:18 +0000331
332/*-----------------------------------------------------------------------
333 * FPGA stuff
334 */
335
wdenkc837dcb2004-01-20 23:12:12 +0000336#define CFG_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
stroese13fdf8a2003-09-12 08:55:18 +0000337
338/* FPGA internal regs */
wdenkc837dcb2004-01-20 23:12:12 +0000339#define CFG_FPGA_CTRL 0x000
stroese13fdf8a2003-09-12 08:55:18 +0000340
341/* FPGA Control Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000342#define CFG_FPGA_CTRL_CF_RESET 0x0001
343#define CFG_FPGA_CTRL_WDI 0x0002
stroese13fdf8a2003-09-12 08:55:18 +0000344#define CFG_FPGA_CTRL_PS2_RESET 0x0020
345
wdenkc837dcb2004-01-20 23:12:12 +0000346#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
347#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroese13fdf8a2003-09-12 08:55:18 +0000348
349/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000350#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
351#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
352#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
353#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
354#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroese13fdf8a2003-09-12 08:55:18 +0000355
356/*-----------------------------------------------------------------------
357 * Definitions for initial stack pointer and data area (in data cache)
358 */
359/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkc837dcb2004-01-20 23:12:12 +0000360#define CFG_TEMP_STACK_OCM 1
stroese13fdf8a2003-09-12 08:55:18 +0000361
362/* On Chip Memory location */
363#define CFG_OCM_DATA_ADDR 0xF8000000
364#define CFG_OCM_DATA_SIZE 0x1000
365#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
366#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
367
368#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
369#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000370#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroese13fdf8a2003-09-12 08:55:18 +0000371
372/*-----------------------------------------------------------------------
373 * Definitions for GPIO setup (PPC405EP specific)
374 *
wdenkc837dcb2004-01-20 23:12:12 +0000375 * GPIO0[0] - External Bus Controller BLAST output
376 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroese13fdf8a2003-09-12 08:55:18 +0000377 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
378 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
379 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
380 * GPIO0[24-27] - UART0 control signal inputs/outputs
381 * GPIO0[28-29] - UART1 data signal input/output
382 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
383 */
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100384#define CFG_GPIO0_OSRH 0x00000550
wdenkc837dcb2004-01-20 23:12:12 +0000385#define CFG_GPIO0_OSRL 0x00000110
386#define CFG_GPIO0_ISR1H 0x00000000
387#define CFG_GPIO0_ISR1L 0x15555445
388#define CFG_GPIO0_TSRH 0x00000000
389#define CFG_GPIO0_TSRL 0x00000000
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100390#define CFG_GPIO0_TCR 0x77FE0014
stroese13fdf8a2003-09-12 08:55:18 +0000391
wdenkc837dcb2004-01-20 23:12:12 +0000392#define CFG_DUART_RST (0x80000000 >> 14)
Matthias Fuchsf6e0f1f2007-12-28 17:10:36 +0100393#define CFG_EEPROM_WP (0x80000000 >> 0)
stroese13fdf8a2003-09-12 08:55:18 +0000394
395/*
396 * Internal Definitions
397 *
398 * Boot Flags
399 */
400#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
401#define BOOTFLAG_WARM 0x02 /* Software reboot */
402
403/*
404 * Default speed selection (cpu_plb_opb_ebc) in mhz.
405 * This value will be set if iic boot eprom is disabled.
406 */
407#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000408#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
409#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000410#endif
411#if 0
wdenkc837dcb2004-01-20 23:12:12 +0000412#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
413#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroese13fdf8a2003-09-12 08:55:18 +0000414#endif
415#if 1
wdenkc837dcb2004-01-20 23:12:12 +0000416#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
417#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroese13fdf8a2003-09-12 08:55:18 +0000418#endif
419
420#endif /* __CONFIG_H */