Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 1 | /* |
ramneek mehresh | 3d7506f | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 2 | * Copyright 2011-2012 Freescale Semiconductor, Inc. |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 3 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * P2041 RDB board configuration file |
Scott Wood | 3e978f5 | 2012-08-14 10:14:51 +0000 | [diff] [blame] | 9 | * Also supports P2040 RDB |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 10 | */ |
| 11 | #ifndef __CONFIG_H |
| 12 | #define __CONFIG_H |
| 13 | |
| 14 | #define CONFIG_P2041RDB |
| 15 | #define CONFIG_PHYS_64BIT |
Shaohui Xie | 84d13c5 | 2014-12-01 15:39:23 +0800 | [diff] [blame] | 16 | #define CONFIG_DISPLAY_BOARDINFO |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 17 | #define CONFIG_PPC_P2041 |
| 18 | |
| 19 | #ifdef CONFIG_RAMBOOT_PBL |
| 20 | #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE |
| 21 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc |
Masahiro Yamada | e4536f8 | 2014-03-11 11:05:16 +0900 | [diff] [blame] | 22 | #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg |
| 23 | #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 24 | #endif |
| 25 | |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 26 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 27 | /* Set 1M boot space */ |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 28 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000) |
| 29 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ |
| 30 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 31 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc |
| 32 | #define CONFIG_SYS_NO_FLASH |
| 33 | #endif |
| 34 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 35 | /* High Level Configuration Options */ |
| 36 | #define CONFIG_BOOKE |
| 37 | #define CONFIG_E500 /* BOOKE e500 family */ |
| 38 | #define CONFIG_E500MC /* BOOKE e500mc family */ |
| 39 | #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 40 | #define CONFIG_MP /* support multiple processors */ |
| 41 | |
| 42 | #ifndef CONFIG_SYS_TEXT_BASE |
Prabhakar Kushwaha | e222b1f | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 43 | #define CONFIG_SYS_TEXT_BASE 0xeff40000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 44 | #endif |
| 45 | |
| 46 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 47 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 48 | #endif |
| 49 | |
| 50 | #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ |
| 51 | #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS |
| 52 | #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ |
Ruchika Gupta | 737537e | 2014-10-15 11:35:31 +0530 | [diff] [blame] | 53 | #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 54 | #define CONFIG_PCI /* Enable PCI/PCIE */ |
Robert P. J. Day | b38eaec | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 55 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 56 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
| 57 | #define CONFIG_PCIE3 /* PCIE controller 3 */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 58 | #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
| 59 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ |
| 60 | |
| 61 | #define CONFIG_SYS_SRIO |
| 62 | #define CONFIG_SRIO1 /* SRIO port 1 */ |
| 63 | #define CONFIG_SRIO2 /* SRIO port 2 */ |
Liu Gang | c8b2815 | 2013-05-07 16:30:46 +0800 | [diff] [blame] | 64 | #define CONFIG_SRIO_PCIE_BOOT_MASTER |
Kumar Gala | 4d28db8 | 2011-10-14 13:28:52 -0500 | [diff] [blame] | 65 | #define CONFIG_SYS_DPAA_RMAN /* RMan */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 66 | |
| 67 | #define CONFIG_FSL_LAW /* Use common FSL init code */ |
| 68 | |
| 69 | #define CONFIG_ENV_OVERWRITE |
| 70 | |
| 71 | #ifdef CONFIG_SYS_NO_FLASH |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 72 | #if !defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 73 | #define CONFIG_ENV_IS_NOWHERE |
Shaohui Xie | 0f57f6a | 2012-06-28 23:35:34 +0000 | [diff] [blame] | 74 | #endif |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 75 | #else |
| 76 | #define CONFIG_FLASH_CFI_DRIVER |
| 77 | #define CONFIG_SYS_FLASH_CFI |
Shaohui Xie | 0f57f6a | 2012-06-28 23:35:34 +0000 | [diff] [blame] | 78 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 79 | #endif |
| 80 | |
| 81 | #if defined(CONFIG_SPIFLASH) |
| 82 | #define CONFIG_SYS_EXTRA_ENV_RELOC |
| 83 | #define CONFIG_ENV_IS_IN_SPI_FLASH |
| 84 | #define CONFIG_ENV_SPI_BUS 0 |
| 85 | #define CONFIG_ENV_SPI_CS 0 |
| 86 | #define CONFIG_ENV_SPI_MAX_HZ 10000000 |
| 87 | #define CONFIG_ENV_SPI_MODE 0 |
| 88 | #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ |
| 89 | #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ |
| 90 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
| 91 | #elif defined(CONFIG_SDCARD) |
| 92 | #define CONFIG_SYS_EXTRA_ENV_RELOC |
| 93 | #define CONFIG_ENV_IS_IN_MMC |
Fabio Estevam | 4394d0c | 2012-01-11 09:20:50 +0000 | [diff] [blame] | 94 | #define CONFIG_FSL_FIXED_MMC_LOCATION |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 95 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
| 96 | #define CONFIG_ENV_SIZE 0x2000 |
Prabhakar Kushwaha | e222b1f | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 97 | #define CONFIG_ENV_OFFSET (512 * 1658) |
Shaohui Xie | 15c8c6c | 2012-02-28 23:28:40 +0000 | [diff] [blame] | 98 | #elif defined(CONFIG_NAND) |
| 99 | #define CONFIG_SYS_EXTRA_ENV_RELOC |
| 100 | #define CONFIG_ENV_IS_IN_NAND |
| 101 | #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE |
Prabhakar Kushwaha | e222b1f | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 102 | #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE) |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 103 | #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 104 | #define CONFIG_ENV_IS_IN_REMOTE |
| 105 | #define CONFIG_ENV_ADDR 0xffe20000 |
| 106 | #define CONFIG_ENV_SIZE 0x2000 |
Shaohui Xie | 0f57f6a | 2012-06-28 23:35:34 +0000 | [diff] [blame] | 107 | #elif defined(CONFIG_ENV_IS_NOWHERE) |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 108 | #define CONFIG_ENV_SIZE 0x2000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 109 | #else |
| 110 | #define CONFIG_ENV_IS_IN_FLASH |
| 111 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \ |
| 112 | - CONFIG_ENV_SECT_SIZE) |
| 113 | #define CONFIG_ENV_SIZE 0x2000 |
| 114 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ |
| 115 | #endif |
| 116 | |
Shaohui Xie | 44d50f0 | 2011-09-13 17:55:11 +0800 | [diff] [blame] | 117 | #ifndef __ASSEMBLY__ |
| 118 | unsigned long get_board_sys_clk(unsigned long dummy); |
| 119 | #endif |
| 120 | #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 121 | |
| 122 | /* |
| 123 | * These can be toggled for performance analysis, otherwise use default. |
| 124 | */ |
| 125 | #define CONFIG_SYS_CACHE_STASHING |
Mingkai Hu | cd420e0 | 2011-07-21 17:03:54 -0500 | [diff] [blame] | 126 | #define CONFIG_BACKSIDE_L2_CACHE |
| 127 | #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 128 | #define CONFIG_BTB /* toggle branch predition */ |
| 129 | |
| 130 | #define CONFIG_ENABLE_36BIT_PHYS |
| 131 | |
| 132 | #ifdef CONFIG_PHYS_64BIT |
| 133 | #define CONFIG_ADDR_MAP |
| 134 | #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ |
| 135 | #endif |
| 136 | |
| 137 | #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ |
| 138 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ |
| 139 | #define CONFIG_SYS_MEMTEST_END 0x00400000 |
| 140 | #define CONFIG_SYS_ALT_MEMTEST |
| 141 | #define CONFIG_PANIC_HANG /* do not reset board on panic */ |
| 142 | |
| 143 | /* |
| 144 | * Config the L3 Cache as L3 SRAM |
| 145 | */ |
| 146 | #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE |
| 147 | #ifdef CONFIG_PHYS_64BIT |
| 148 | #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \ |
| 149 | CONFIG_RAMBOOT_TEXT_BASE) |
| 150 | #else |
| 151 | #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR |
| 152 | #endif |
| 153 | #define CONFIG_SYS_L3_SIZE (1024 << 10) |
| 154 | #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) |
| 155 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 156 | #ifdef CONFIG_PHYS_64BIT |
| 157 | #define CONFIG_SYS_DCSRBAR 0xf0000000 |
| 158 | #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull |
| 159 | #endif |
| 160 | |
| 161 | /* EEPROM */ |
| 162 | #define CONFIG_ID_EEPROM |
| 163 | #define CONFIG_SYS_I2C_EEPROM_NXID |
| 164 | #define CONFIG_SYS_EEPROM_BUS_NUM 0 |
| 165 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 |
| 166 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 167 | |
| 168 | /* |
| 169 | * DDR Setup |
| 170 | */ |
| 171 | #define CONFIG_VERY_BIG_RAM |
| 172 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 173 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 174 | |
| 175 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 176 | #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 177 | |
| 178 | #define CONFIG_DDR_SPD |
York Sun | 5614e71 | 2013-09-30 09:22:09 -0700 | [diff] [blame] | 179 | #define CONFIG_SYS_FSL_DDR3 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 180 | |
| 181 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
| 182 | #define SPD_EEPROM_ADDRESS 0x52 |
| 183 | #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ |
| 184 | |
| 185 | /* |
| 186 | * Local Bus Definitions |
| 187 | */ |
| 188 | |
| 189 | /* Set the local bus clock 1/8 of platform clock */ |
| 190 | #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8 |
| 191 | |
York Sun | ca1b0b8 | 2012-10-26 16:40:15 +0000 | [diff] [blame] | 192 | /* |
| 193 | * This board doesn't have a promjet connector. |
| 194 | * However, it uses commone corenet board LAW and TLB. |
| 195 | * It is necessary to use the same start address with proper offset. |
| 196 | */ |
| 197 | #define CONFIG_SYS_FLASH_BASE 0xe0000000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 198 | #ifdef CONFIG_PHYS_64BIT |
York Sun | ca1b0b8 | 2012-10-26 16:40:15 +0000 | [diff] [blame] | 199 | #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 200 | #else |
| 201 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 202 | #endif |
| 203 | |
Shaohui Xie | c9b2fea | 2012-02-28 23:28:07 +0000 | [diff] [blame] | 204 | #define CONFIG_SYS_FLASH_BR_PRELIM \ |
York Sun | ca1b0b8 | 2012-10-26 16:40:15 +0000 | [diff] [blame] | 205 | (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \ |
| 206 | BR_PS_16 | BR_V) |
Shaohui Xie | c9b2fea | 2012-02-28 23:28:07 +0000 | [diff] [blame] | 207 | #define CONFIG_SYS_FLASH_OR_PRELIM \ |
| 208 | ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \ |
| 209 | | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 210 | |
| 211 | #define CONFIG_FSL_CPLD |
| 212 | #define CPLD_BASE 0xffdf0000 /* CPLD registers */ |
| 213 | #ifdef CONFIG_PHYS_64BIT |
| 214 | #define CPLD_BASE_PHYS 0xfffdf0000ull |
| 215 | #else |
| 216 | #define CPLD_BASE_PHYS CPLD_BASE |
| 217 | #endif |
| 218 | |
| 219 | #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V) |
| 220 | #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */ |
| 221 | |
| 222 | #define PIXIS_LBMAP_SWITCH 7 |
| 223 | #define PIXIS_LBMAP_MASK 0xf0 |
| 224 | #define PIXIS_LBMAP_SHIFT 4 |
| 225 | #define PIXIS_LBMAP_ALTBANK 0x40 |
| 226 | |
| 227 | #define CONFIG_SYS_FLASH_QUIET_TEST |
| 228 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 229 | |
| 230 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 231 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ |
| 232 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */ |
| 233 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */ |
| 234 | |
| 235 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
| 236 | |
| 237 | #if defined(CONFIG_RAMBOOT_PBL) |
| 238 | #define CONFIG_SYS_RAMBOOT |
| 239 | #endif |
| 240 | |
Shaohui Xie | c9b2fea | 2012-02-28 23:28:07 +0000 | [diff] [blame] | 241 | #define CONFIG_NAND_FSL_ELBC |
| 242 | /* Nand Flash */ |
| 243 | #ifdef CONFIG_NAND_FSL_ELBC |
| 244 | #define CONFIG_SYS_NAND_BASE 0xffa00000 |
| 245 | #ifdef CONFIG_PHYS_64BIT |
| 246 | #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull |
| 247 | #else |
| 248 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE |
| 249 | #endif |
| 250 | |
| 251 | #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} |
| 252 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Shaohui Xie | c9b2fea | 2012-02-28 23:28:07 +0000 | [diff] [blame] | 253 | #define CONFIG_CMD_NAND |
| 254 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) |
| 255 | |
| 256 | /* NAND flash config */ |
| 257 | #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ |
| 258 | | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ |
| 259 | | BR_PS_8 /* Port Size = 8 bit */ \ |
| 260 | | BR_MS_FCM /* MSEL = FCM */ \ |
| 261 | | BR_V) /* valid */ |
| 262 | #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \ |
| 263 | | OR_FCM_PGS /* Large Page*/ \ |
| 264 | | OR_FCM_CSCT \ |
| 265 | | OR_FCM_CST \ |
| 266 | | OR_FCM_CHT \ |
| 267 | | OR_FCM_SCY_1 \ |
| 268 | | OR_FCM_TRLX \ |
| 269 | | OR_FCM_EHTR) |
| 270 | |
| 271 | #ifdef CONFIG_NAND |
| 272 | #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ |
| 273 | #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ |
| 274 | #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ |
| 275 | #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ |
| 276 | #else |
| 277 | #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ |
| 278 | #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ |
| 279 | #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ |
| 280 | #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ |
| 281 | #endif |
| 282 | #else |
| 283 | #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */ |
| 284 | #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */ |
| 285 | #endif /* CONFIG_NAND_FSL_ELBC */ |
| 286 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 287 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 288 | #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7 |
York Sun | ca1b0b8 | 2012-10-26 16:40:15 +0000 | [diff] [blame] | 289 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 290 | |
| 291 | #define CONFIG_BOARD_EARLY_INIT_F |
| 292 | #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ |
| 293 | #define CONFIG_MISC_INIT_R |
| 294 | |
| 295 | #define CONFIG_HWCONFIG |
| 296 | |
| 297 | /* define to use L1 as initial stack */ |
| 298 | #define CONFIG_L1_INIT_RAM |
| 299 | #define CONFIG_SYS_INIT_RAM_LOCK |
| 300 | #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ |
| 301 | #ifdef CONFIG_PHYS_64BIT |
| 302 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf |
| 303 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR |
| 304 | /* The assembler doesn't like typecast */ |
| 305 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ |
| 306 | ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ |
| 307 | CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) |
| 308 | #else |
| 309 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR |
| 310 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 |
| 311 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS |
| 312 | #endif |
| 313 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 |
| 314 | |
| 315 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ |
| 316 | GENERATED_GBL_DATA_SIZE) |
| 317 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 318 | |
Prabhakar Kushwaha | 9307cba | 2014-03-31 15:31:48 +0530 | [diff] [blame] | 319 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 320 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) |
| 321 | |
| 322 | /* Serial Port - controlled on board with jumper J8 |
| 323 | * open - index 2 |
| 324 | * shorted - index 1 |
| 325 | */ |
| 326 | #define CONFIG_CONS_INDEX 1 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 327 | #define CONFIG_SYS_NS16550_SERIAL |
| 328 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 329 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) |
| 330 | |
| 331 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 332 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 333 | |
| 334 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) |
| 335 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) |
| 336 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) |
| 337 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) |
| 338 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 339 | /* I2C */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 340 | #define CONFIG_SYS_I2C |
| 341 | #define CONFIG_SYS_I2C_FSL |
| 342 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 343 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
Shaohui Xie | 2bd1aab | 2013-09-10 16:15:07 +0800 | [diff] [blame] | 344 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 345 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
| 346 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
Shaohui Xie | 2bd1aab | 2013-09-10 16:15:07 +0800 | [diff] [blame] | 347 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 348 | |
| 349 | /* |
| 350 | * RapidIO |
| 351 | */ |
| 352 | #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 |
| 353 | #ifdef CONFIG_PHYS_64BIT |
| 354 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull |
| 355 | #else |
| 356 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000 |
| 357 | #endif |
| 358 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ |
| 359 | |
| 360 | #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 |
| 361 | #ifdef CONFIG_PHYS_64BIT |
| 362 | #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull |
| 363 | #else |
| 364 | #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000 |
| 365 | #endif |
| 366 | #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ |
| 367 | |
| 368 | /* |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 369 | * for slave u-boot IMAGE instored in master memory space, |
| 370 | * PHYS must be aligned based on the SIZE |
| 371 | */ |
Liu Gang | e491181 | 2014-05-15 14:30:34 +0800 | [diff] [blame] | 372 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull |
| 373 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull |
| 374 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ |
| 375 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 376 | /* |
| 377 | * for slave UCODE and ENV instored in master memory space, |
| 378 | * PHYS must be aligned based on the SIZE |
| 379 | */ |
Liu Gang | e491181 | 2014-05-15 14:30:34 +0800 | [diff] [blame] | 380 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull |
Liu Gang | b5f7c87 | 2012-08-09 05:10:02 +0000 | [diff] [blame] | 381 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull |
| 382 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 383 | |
| 384 | /* slave core release by master*/ |
Liu Gang | b5f7c87 | 2012-08-09 05:10:02 +0000 | [diff] [blame] | 385 | #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 |
| 386 | #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 387 | |
| 388 | /* |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 389 | * SRIO_PCIE_BOOT - SLAVE |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 390 | */ |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 391 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
| 392 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 |
| 393 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ |
| 394 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 395 | #endif |
| 396 | |
| 397 | /* |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 398 | * eSPI - Enhanced SPI |
| 399 | */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 400 | #define CONFIG_SF_DEFAULT_SPEED 10000000 |
| 401 | #define CONFIG_SF_DEFAULT_MODE 0 |
| 402 | |
| 403 | /* |
| 404 | * General PCI |
| 405 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 406 | */ |
| 407 | |
| 408 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ |
| 409 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
| 410 | #ifdef CONFIG_PHYS_64BIT |
| 411 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 |
| 412 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
| 413 | #else |
| 414 | #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 |
| 415 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 |
| 416 | #endif |
| 417 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
| 418 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 |
| 419 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
| 420 | #ifdef CONFIG_PHYS_64BIT |
| 421 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull |
| 422 | #else |
| 423 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000 |
| 424 | #endif |
| 425 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ |
| 426 | |
| 427 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ |
| 428 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
| 429 | #ifdef CONFIG_PHYS_64BIT |
| 430 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 |
| 431 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull |
| 432 | #else |
| 433 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 |
| 434 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 |
| 435 | #endif |
| 436 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ |
| 437 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 |
| 438 | #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 |
| 439 | #ifdef CONFIG_PHYS_64BIT |
| 440 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull |
| 441 | #else |
| 442 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000 |
| 443 | #endif |
| 444 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ |
| 445 | |
| 446 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ |
| 447 | #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 |
| 448 | #ifdef CONFIG_PHYS_64BIT |
| 449 | #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 |
| 450 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull |
| 451 | #else |
| 452 | #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000 |
| 453 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000 |
| 454 | #endif |
| 455 | #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ |
| 456 | #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 |
| 457 | #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 |
| 458 | #ifdef CONFIG_PHYS_64BIT |
| 459 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull |
| 460 | #else |
| 461 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000 |
| 462 | #endif |
| 463 | #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ |
| 464 | |
| 465 | /* Qman/Bman */ |
| 466 | #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ |
| 467 | #define CONFIG_SYS_BMAN_NUM_PORTALS 10 |
| 468 | #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 |
| 469 | #ifdef CONFIG_PHYS_64BIT |
| 470 | #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull |
| 471 | #else |
| 472 | #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE |
| 473 | #endif |
| 474 | #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 |
Jeffrey Ladouceur | 3fa66db | 2014-12-08 14:54:01 -0500 | [diff] [blame] | 475 | #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
| 476 | #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 |
| 477 | #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE |
| 478 | #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) |
| 479 | #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ |
| 480 | CONFIG_SYS_BMAN_CENA_SIZE) |
| 481 | #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) |
| 482 | #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 483 | #define CONFIG_SYS_QMAN_NUM_PORTALS 10 |
| 484 | #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 |
| 485 | #ifdef CONFIG_PHYS_64BIT |
| 486 | #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull |
| 487 | #else |
| 488 | #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE |
| 489 | #endif |
| 490 | #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 |
Jeffrey Ladouceur | 3fa66db | 2014-12-08 14:54:01 -0500 | [diff] [blame] | 491 | #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 |
| 492 | #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 |
| 493 | #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE |
| 494 | #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) |
| 495 | #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ |
| 496 | CONFIG_SYS_QMAN_CENA_SIZE) |
| 497 | #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) |
| 498 | #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 499 | |
| 500 | #define CONFIG_SYS_DPAA_FMAN |
| 501 | #define CONFIG_SYS_DPAA_PME |
| 502 | /* Default address of microcode for the Linux Fman driver */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 503 | #if defined(CONFIG_SPIFLASH) |
| 504 | /* |
| 505 | * env is stored at 0x100000, sector size is 0x10000, ucode is stored after |
| 506 | * env, so we got 0x110000. |
| 507 | */ |
Timur Tabi | f2717b4 | 2011-11-22 09:21:25 -0600 | [diff] [blame] | 508 | #define CONFIG_SYS_QE_FW_IN_SPIFLASH |
Zhao Qiang | dcf1d77 | 2014-03-21 16:21:44 +0800 | [diff] [blame] | 509 | #define CONFIG_SYS_FMAN_FW_ADDR 0x110000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 510 | #elif defined(CONFIG_SDCARD) |
| 511 | /* |
| 512 | * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is |
Prabhakar Kushwaha | e222b1f | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 513 | * about 825KB (1650 blocks), Env is stored after the image, and the env size is |
| 514 | * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680. |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 515 | */ |
Timur Tabi | f2717b4 | 2011-11-22 09:21:25 -0600 | [diff] [blame] | 516 | #define CONFIG_SYS_QE_FMAN_FW_IN_MMC |
Zhao Qiang | dcf1d77 | 2014-03-21 16:21:44 +0800 | [diff] [blame] | 517 | #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 518 | #elif defined(CONFIG_NAND) |
Timur Tabi | f2717b4 | 2011-11-22 09:21:25 -0600 | [diff] [blame] | 519 | #define CONFIG_SYS_QE_FMAN_FW_IN_NAND |
Zhao Qiang | dcf1d77 | 2014-03-21 16:21:44 +0800 | [diff] [blame] | 520 | #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE) |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 521 | #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 522 | /* |
| 523 | * Slave has no ucode locally, it can fetch this from remote. When implementing |
| 524 | * in two corenet boards, slave's ucode could be stored in master's memory |
| 525 | * space, the address can be mapped from slave TLB->slave LAW-> |
Liu Gang | 461632b | 2012-08-09 05:10:03 +0000 | [diff] [blame] | 526 | * slave SRIO or PCIE outbound window->master inbound window-> |
| 527 | * master LAW->the ucode address in master's memory space. |
Liu Gang | ff65f12 | 2012-08-09 05:09:59 +0000 | [diff] [blame] | 528 | */ |
| 529 | #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE |
Zhao Qiang | dcf1d77 | 2014-03-21 16:21:44 +0800 | [diff] [blame] | 530 | #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 531 | #else |
Timur Tabi | f2717b4 | 2011-11-22 09:21:25 -0600 | [diff] [blame] | 532 | #define CONFIG_SYS_QE_FMAN_FW_IN_NOR |
Zhao Qiang | dcf1d77 | 2014-03-21 16:21:44 +0800 | [diff] [blame] | 533 | #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000 |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 534 | #endif |
Timur Tabi | f2717b4 | 2011-11-22 09:21:25 -0600 | [diff] [blame] | 535 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
| 536 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 537 | |
| 538 | #ifdef CONFIG_SYS_DPAA_FMAN |
| 539 | #define CONFIG_FMAN_ENET |
Mingkai Hu | 0787ecc | 2011-07-19 16:20:13 +0800 | [diff] [blame] | 540 | #define CONFIG_PHYLIB_10G |
| 541 | #define CONFIG_PHY_VITESSE |
| 542 | #define CONFIG_PHY_TERANETICS |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 543 | #endif |
| 544 | |
| 545 | #ifdef CONFIG_PCI |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 546 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 547 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 548 | |
| 549 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 550 | #define CONFIG_DOS_PARTITION |
| 551 | #endif /* CONFIG_PCI */ |
| 552 | |
Mingkai Hu | aa7f281c | 2011-07-27 09:55:51 +0800 | [diff] [blame] | 553 | /* SATA */ |
Zang Roy-R61911 | 9760b27 | 2012-11-26 00:05:38 +0000 | [diff] [blame] | 554 | #define CONFIG_FSL_SATA_V2 |
| 555 | |
| 556 | #ifdef CONFIG_FSL_SATA_V2 |
Mingkai Hu | aa7f281c | 2011-07-27 09:55:51 +0800 | [diff] [blame] | 557 | #define CONFIG_FSL_SATA |
Timur Tabi | 3e0529f | 2011-11-21 17:10:22 -0600 | [diff] [blame] | 558 | #define CONFIG_LIBATA |
Mingkai Hu | aa7f281c | 2011-07-27 09:55:51 +0800 | [diff] [blame] | 559 | |
| 560 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 |
| 561 | #define CONFIG_SATA1 |
| 562 | #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR |
| 563 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA |
| 564 | #define CONFIG_SATA2 |
| 565 | #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR |
| 566 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA |
| 567 | |
| 568 | #define CONFIG_LBA48 |
| 569 | #define CONFIG_CMD_SATA |
| 570 | #define CONFIG_DOS_PARTITION |
Mingkai Hu | aa7f281c | 2011-07-27 09:55:51 +0800 | [diff] [blame] | 571 | #endif |
| 572 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 573 | #ifdef CONFIG_FMAN_ENET |
| 574 | #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2 |
| 575 | #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3 |
| 576 | #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4 |
| 577 | #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1 |
| 578 | #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0 |
| 579 | |
| 580 | #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c |
| 581 | #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d |
| 582 | #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e |
| 583 | #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f |
| 584 | |
Mingkai Hu | 0787ecc | 2011-07-19 16:20:13 +0800 | [diff] [blame] | 585 | #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0 |
| 586 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 587 | #define CONFIG_SYS_TBIPA_VALUE 8 |
| 588 | #define CONFIG_MII /* MII PHY management */ |
| 589 | #define CONFIG_ETHPRIME "FM1@DTSEC1" |
| 590 | #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ |
| 591 | #endif |
| 592 | |
| 593 | /* |
| 594 | * Environment |
| 595 | */ |
| 596 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ |
| 597 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ |
| 598 | |
| 599 | /* |
| 600 | * Command line configuration. |
| 601 | */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 602 | #define CONFIG_CMD_ERRATA |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 603 | #define CONFIG_CMD_IRQ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 604 | |
| 605 | #ifdef CONFIG_PCI |
| 606 | #define CONFIG_CMD_PCI |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 607 | #endif |
| 608 | |
| 609 | /* |
| 610 | * USB |
| 611 | */ |
ramneek mehresh | 3d7506f | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 612 | #define CONFIG_HAS_FSL_DR_USB |
| 613 | #define CONFIG_HAS_FSL_MPH_USB |
| 614 | |
| 615 | #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB) |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 616 | #define CONFIG_USB_STORAGE |
| 617 | #define CONFIG_USB_EHCI |
| 618 | #define CONFIG_USB_EHCI_FSL |
| 619 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
ramneek mehresh | 3d7506f | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 620 | #endif |
| 621 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 622 | #define CONFIG_MMC |
| 623 | |
| 624 | #ifdef CONFIG_MMC |
| 625 | #define CONFIG_FSL_ESDHC |
| 626 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
| 627 | #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 628 | #define CONFIG_GENERIC_MMC |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 629 | #define CONFIG_DOS_PARTITION |
| 630 | #endif |
| 631 | |
Ruchika Gupta | 737537e | 2014-10-15 11:35:31 +0530 | [diff] [blame] | 632 | /* Hash command with SHA acceleration supported in hardware */ |
| 633 | #ifdef CONFIG_FSL_CAAM |
| 634 | #define CONFIG_CMD_HASH |
| 635 | #define CONFIG_SHA_HW_ACCEL |
| 636 | #endif |
| 637 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 638 | /* |
| 639 | * Miscellaneous configurable options |
| 640 | */ |
| 641 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 642 | #define CONFIG_CMDLINE_EDITING /* Command-line editing */ |
| 643 | #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ |
| 644 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 645 | #ifdef CONFIG_CMD_KGDB |
| 646 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 647 | #else |
| 648 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
| 649 | #endif |
| 650 | /* Print Buffer Size */ |
| 651 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ |
| 652 | sizeof(CONFIG_SYS_PROMPT)+16) |
| 653 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 654 | /* Boot Argument Buffer Size */ |
| 655 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 656 | |
| 657 | /* |
| 658 | * For booting Linux, the board info and command line data |
| 659 | * have to be in the first 64 MB of memory, since this is |
| 660 | * the maximum mapped by the Linux kernel during initialization. |
| 661 | */ |
| 662 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */ |
| 663 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 664 | |
| 665 | #ifdef CONFIG_CMD_KGDB |
| 666 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 667 | #endif |
| 668 | |
| 669 | /* |
| 670 | * Environment Configuration |
| 671 | */ |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 672 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
Joe Hershberger | b3f44c2 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 673 | #define CONFIG_BOOTFILE "uImage" |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 674 | #define CONFIG_UBOOTPATH u-boot.bin |
| 675 | |
| 676 | /* default location for tftp and bootm */ |
| 677 | #define CONFIG_LOADADDR 1000000 |
| 678 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 679 | |
| 680 | #define CONFIG_BAUDRATE 115200 |
| 681 | |
| 682 | #define __USB_PHY_TYPE utmi |
| 683 | |
| 684 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 685 | "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \ |
| 686 | "bank_intlv=cs0_cs1\0" \ |
| 687 | "netdev=eth0\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 688 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
| 689 | "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 690 | "tftpflash=tftpboot $loadaddr $uboot && " \ |
| 691 | "protect off $ubootaddr +$filesize && " \ |
| 692 | "erase $ubootaddr +$filesize && " \ |
| 693 | "cp.b $loadaddr $ubootaddr $filesize && " \ |
| 694 | "protect on $ubootaddr +$filesize && " \ |
| 695 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ |
| 696 | "consoledev=ttyS0\0" \ |
Marek Vasut | 5368c55 | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 697 | "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \ |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 698 | "usb_dr_mode=host\0" \ |
| 699 | "ramdiskaddr=2000000\0" \ |
| 700 | "ramdiskfile=p2041rdb/ramdisk.uboot\0" \ |
| 701 | "fdtaddr=c00000\0" \ |
| 702 | "fdtfile=p2041rdb/p2041rdb.dtb\0" \ |
Kim Phillips | 3246584 | 2014-05-14 19:33:45 -0500 | [diff] [blame] | 703 | "bdev=sda3\0" |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 704 | |
| 705 | #define CONFIG_HDBOOT \ |
| 706 | "setenv bootargs root=/dev/$bdev rw " \ |
| 707 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 708 | "tftp $loadaddr $bootfile;" \ |
| 709 | "tftp $fdtaddr $fdtfile;" \ |
| 710 | "bootm $loadaddr - $fdtaddr" |
| 711 | |
| 712 | #define CONFIG_NFSBOOTCOMMAND \ |
| 713 | "setenv bootargs root=/dev/nfs rw " \ |
| 714 | "nfsroot=$serverip:$rootpath " \ |
| 715 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 716 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 717 | "tftp $loadaddr $bootfile;" \ |
| 718 | "tftp $fdtaddr $fdtfile;" \ |
| 719 | "bootm $loadaddr - $fdtaddr" |
| 720 | |
| 721 | #define CONFIG_RAMBOOTCOMMAND \ |
| 722 | "setenv bootargs root=/dev/ram rw " \ |
| 723 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 724 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 725 | "tftp $loadaddr $bootfile;" \ |
| 726 | "tftp $fdtaddr $fdtfile;" \ |
| 727 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 728 | |
| 729 | #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT |
| 730 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 731 | #include <asm/fsl_secure_boot.h> |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 732 | |
Mingkai Hu | 4f1d1b7 | 2011-07-07 12:29:15 +0800 | [diff] [blame] | 733 | #endif /* __CONFIG_H */ |