blob: d1a6a6f56f0211da5f8424ca95d64783150f661e [file] [log] [blame]
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -04001/*
2 * (C) Copyright 2010
3 * ISEE 2007 SL, <www.iseebcn.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -04006 */
7#include <common.h>
Enric Balletbo i Serraf3b4bc42015-01-28 15:01:32 +01008#include <status_led.h>
Simon Glassb3f4ca12014-10-22 21:37:15 -06009#include <dm.h>
10#include <ns16550.h>
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040011#include <twl4030.h>
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000012#include <netdev.h>
Sanjeev Premi84c3b632011-09-08 10:51:01 -040013#include <asm/gpio.h>
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000014#include <asm/io.h>
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040015#include <asm/arch/mem.h>
Enric Balletbo i Serraf49d7b62010-11-04 15:34:33 -040016#include <asm/arch/mmc_host_def.h>
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040017#include <asm/arch/mux.h>
18#include <asm/arch/sys_proto.h>
19#include <asm/mach-types.h>
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000020#include "igep00x0.h"
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040021
John Rigby29565322010-12-20 18:27:51 -070022DECLARE_GLOBAL_DATA_PTR;
23
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000024#if defined(CONFIG_CMD_NET)
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040025/* GPMC definitions for LAN9221 chips */
26static const u32 gpmc_lan_config[] = {
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000027 NET_LAN9221_GPMC_CONFIG1,
28 NET_LAN9221_GPMC_CONFIG2,
29 NET_LAN9221_GPMC_CONFIG3,
30 NET_LAN9221_GPMC_CONFIG4,
31 NET_LAN9221_GPMC_CONFIG5,
32 NET_LAN9221_GPMC_CONFIG6,
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040033};
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000034#endif
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040035
Simon Glassb3f4ca12014-10-22 21:37:15 -060036static const struct ns16550_platdata igep_serial = {
Adam Ford2f6ed3b2016-03-07 21:08:49 -060037 .base = OMAP34XX_UART3,
38 .reg_shift = 2,
39 .clock = V_NS16550_CLK
Simon Glassb3f4ca12014-10-22 21:37:15 -060040};
41
42U_BOOT_DEVICE(igep_uart) = {
Thomas Chouc7b96862015-11-19 21:48:12 +080043 "ns16550_serial",
Simon Glassb3f4ca12014-10-22 21:37:15 -060044 &igep_serial
45};
46
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040047/*
48 * Routine: board_init
49 * Description: Early hardware init.
50 */
51int board_init(void)
52{
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040053 gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040054 /* boot param addr */
55 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
56
Enric Balletbo i Serraf3b4bc42015-01-28 15:01:32 +010057#if defined(CONFIG_STATUS_LED) && defined(STATUS_LED_BOOT)
58 status_led_set(STATUS_LED_BOOT, STATUS_LED_ON);
59#endif
60
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040061 return 0;
62}
63
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000064#ifdef CONFIG_SPL_BUILD
65/*
66 * Routine: omap_rev_string
67 * Description: For SPL builds output board rev
68 */
69void omap_rev_string(void)
70{
71}
72
73/*
74 * Routine: get_board_mem_timings
75 * Description: If we use SPL then there is no x-loader nor config header
76 * so we have to setup the DDR timings ourself on both banks.
77 */
Peter Barada8c4445d2012-11-13 07:40:28 +000078void get_board_mem_timings(struct board_sdrc_timings *timings)
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000079{
Peter Barada8c4445d2012-11-13 07:40:28 +000080 timings->mr = MICRON_V_MR_165;
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000081#ifdef CONFIG_BOOT_NAND
Peter Barada8c4445d2012-11-13 07:40:28 +000082 timings->mcfg = MICRON_V_MCFG_200(256 << 20);
83 timings->ctrla = MICRON_V_ACTIMA_200;
84 timings->ctrlb = MICRON_V_ACTIMB_200;
85 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000086#else
87 if (get_cpu_family() == CPU_OMAP34XX) {
Peter Barada8c4445d2012-11-13 07:40:28 +000088 timings->mcfg = NUMONYX_V_MCFG_165(256 << 20);
89 timings->ctrla = NUMONYX_V_ACTIMA_165;
90 timings->ctrlb = NUMONYX_V_ACTIMB_165;
91 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000092
93 } else {
Peter Barada8c4445d2012-11-13 07:40:28 +000094 timings->mcfg = NUMONYX_V_MCFG_200(256 << 20);
95 timings->ctrla = NUMONYX_V_ACTIMA_200;
96 timings->ctrlb = NUMONYX_V_ACTIMB_200;
97 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000098 }
99#endif
100}
101#endif
102
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000103#if defined(CONFIG_CMD_NET)
Ladislav Michl6ed75ba2016-01-04 23:07:59 +0100104
105static void reset_net_chip(int gpio)
106{
107 if (!gpio_request(gpio, "eth nrst")) {
108 gpio_direction_output(gpio, 1);
109 udelay(1);
110 gpio_set_value(gpio, 0);
111 udelay(40);
112 gpio_set_value(gpio, 1);
113 mdelay(10);
114 }
115}
116
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400117/*
118 * Routine: setup_net_chip
119 * Description: Setting up the configuration GPMC registers specific to the
120 * Ethernet hardware.
121 */
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400122static void setup_net_chip(void)
123{
124 struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
125
Ladislav Michl6ed75ba2016-01-04 23:07:59 +0100126 enable_gpmc_cs_config(gpmc_lan_config, &gpmc_cfg->cs[5],
127 CONFIG_SMC911X_BASE, GPMC_SIZE_16M);
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400128
129 /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
130 writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
131 /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
132 writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
133 /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
134 writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
135 &ctrl_base->gpmc_nadv_ale);
136
Ladislav Michl6ed75ba2016-01-04 23:07:59 +0100137 reset_net_chip(64);
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400138}
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000139#else
140static inline void setup_net_chip(void) {}
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400141#endif
142
Javier Martinez Canillasd271a612012-07-28 01:19:34 +0000143#if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
Enric Balletbo i Serraf49d7b62010-11-04 15:34:33 -0400144int board_mmc_init(bd_t *bis)
145{
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000146 return omap_mmc_init(0, 0, 0, -1, -1);
Enric Balletbo i Serraf49d7b62010-11-04 15:34:33 -0400147}
148#endif
149
Paul Kocialkowskiaac54502014-11-08 20:55:47 +0100150#if defined(CONFIG_GENERIC_MMC)
151void board_mmc_power_init(void)
152{
153 twl4030_power_mmc_init(0);
154}
155#endif
156
Javier Martinez Canillasa2fa28b2013-08-07 17:53:19 +0200157void set_fdt(void)
158{
159 switch (gd->bd->bi_arch_number) {
160 case MACH_TYPE_IGEP0020:
Enric Balletbò i Serra40372242015-09-07 08:28:09 +0200161 setenv("fdtfile", "omap3-igep0020.dtb");
Javier Martinez Canillasa2fa28b2013-08-07 17:53:19 +0200162 break;
163 case MACH_TYPE_IGEP0030:
Enric Balletbò i Serra40372242015-09-07 08:28:09 +0200164 setenv("fdtfile", "omap3-igep0030.dtb");
Javier Martinez Canillasa2fa28b2013-08-07 17:53:19 +0200165 break;
166 }
167}
168
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400169/*
170 * Routine: misc_init_r
171 * Description: Configure board specific parts
172 */
173int misc_init_r(void)
174{
175 twl4030_power_init();
176
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400177 setup_net_chip();
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400178
Paul Kocialkowski679f82c2015-08-27 19:37:13 +0200179 omap_die_id_display();
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400180
Javier Martinez Canillasa2fa28b2013-08-07 17:53:19 +0200181 set_fdt();
182
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400183 return 0;
184}
185
186/*
187 * Routine: set_muxconf_regs
188 * Description: Setting up the configuration Mux registers specific to the
189 * hardware. Many pins need to be moved from protect to primary
190 * mode.
191 */
192void set_muxconf_regs(void)
193{
194 MUX_DEFAULT();
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000195
196#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0020)
197 MUX_IGEP0020();
198#endif
199
200#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0030)
201 MUX_IGEP0030();
202#endif
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400203}
204
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000205#if defined(CONFIG_CMD_NET)
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400206int board_eth_init(bd_t *bis)
207{
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400208#ifdef CONFIG_SMC911X
Ladislav Michl6ed75ba2016-01-04 23:07:59 +0100209 return smc911x_initialize(0, CONFIG_SMC911X_BASE);
210#else
211 return 0;
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400212#endif
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400213}
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000214#endif