blob: 5314298a1dd6a801f34ba680dd433ad2ed5b081d [file] [log] [blame]
Jason Liu23608e22011-11-25 00:18:02 +00001/*
2 * Copyright (C) 2011 Freescale Semiconductor, Inc. All Rights Reserved.
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jason Liu23608e22011-11-25 00:18:02 +00005 */
6
7#ifndef __ASM_ARCH_MX6_IMX_REGS_H__
8#define __ASM_ARCH_MX6_IMX_REGS_H__
9
Benoît Thébaudeau8e99ecd2012-08-13 07:27:58 +000010#define ARCH_MXC
11
Eric Nelsonc4159192012-03-04 11:47:37 +000012#define CONFIG_SYS_CACHELINE_SIZE 32
13
Jason Liu23608e22011-11-25 00:18:02 +000014#define ROMCP_ARB_BASE_ADDR 0x00000000
15#define ROMCP_ARB_END_ADDR 0x000FFFFF
Fabio Estevam25b4aa12013-04-10 09:32:57 +000016
17#ifdef CONFIG_MX6SL
18#define GPU_2D_ARB_BASE_ADDR 0x02200000
19#define GPU_2D_ARB_END_ADDR 0x02203FFF
20#define OPENVG_ARB_BASE_ADDR 0x02204000
21#define OPENVG_ARB_END_ADDR 0x02207FFF
Fabio Estevam05d54b82014-06-24 17:40:58 -030022#elif CONFIG_MX6SX
23#define CAAM_ARB_BASE_ADDR 0x00100000
24#define CAAM_ARB_END_ADDR 0x00107FFF
25#define GPU_ARB_BASE_ADDR 0x01800000
26#define GPU_ARB_END_ADDR 0x01803FFF
27#define APBH_DMA_ARB_BASE_ADDR 0x01804000
28#define APBH_DMA_ARB_END_ADDR 0x0180BFFF
29#define M4_BOOTROM_BASE_ADDR 0x007F8000
30
31#define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR
32#define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000)
33#define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000)
34
Fabio Estevam25b4aa12013-04-10 09:32:57 +000035#else
Jason Liu23608e22011-11-25 00:18:02 +000036#define CAAM_ARB_BASE_ADDR 0x00100000
37#define CAAM_ARB_END_ADDR 0x00103FFF
38#define APBH_DMA_ARB_BASE_ADDR 0x00110000
39#define APBH_DMA_ARB_END_ADDR 0x00117FFF
40#define HDMI_ARB_BASE_ADDR 0x00120000
41#define HDMI_ARB_END_ADDR 0x00128FFF
42#define GPU_3D_ARB_BASE_ADDR 0x00130000
43#define GPU_3D_ARB_END_ADDR 0x00133FFF
44#define GPU_2D_ARB_BASE_ADDR 0x00134000
45#define GPU_2D_ARB_END_ADDR 0x00137FFF
46#define DTCP_ARB_BASE_ADDR 0x00138000
47#define DTCP_ARB_END_ADDR 0x0013BFFF
Fabio Estevam25b4aa12013-04-10 09:32:57 +000048#endif /* CONFIG_MX6SL */
Stefan Roese99193e32013-04-09 21:06:09 +000049
50#define MXS_APBH_BASE APBH_DMA_ARB_BASE_ADDR
51#define MXS_GPMI_BASE (APBH_DMA_ARB_BASE_ADDR + 0x02000)
52#define MXS_BCH_BASE (APBH_DMA_ARB_BASE_ADDR + 0x04000)
53
Jason Liu23608e22011-11-25 00:18:02 +000054/* GPV - PL301 configuration ports */
Fabio Estevam05d54b82014-06-24 17:40:58 -030055#if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX))
Fabio Estevam25b4aa12013-04-10 09:32:57 +000056#define GPV2_BASE_ADDR 0x00D00000
57#else
Jason Liu23608e22011-11-25 00:18:02 +000058#define GPV2_BASE_ADDR 0x00200000
Fabio Estevam25b4aa12013-04-10 09:32:57 +000059#endif
60
Fabio Estevam05d54b82014-06-24 17:40:58 -030061#ifdef CONFIG_MX6SX
62#define GPV3_BASE_ADDR 0x00E00000
63#define GPV4_BASE_ADDR 0x00F00000
64#define GPV5_BASE_ADDR 0x01000000
65#define GPV6_BASE_ADDR 0x01100000
66#define PCIE_ARB_BASE_ADDR 0x08000000
67#define PCIE_ARB_END_ADDR 0x08FFFFFF
68
69#else
Jason Liu23608e22011-11-25 00:18:02 +000070#define GPV3_BASE_ADDR 0x00300000
71#define GPV4_BASE_ADDR 0x00800000
Fabio Estevam05d54b82014-06-24 17:40:58 -030072#define PCIE_ARB_BASE_ADDR 0x01000000
73#define PCIE_ARB_END_ADDR 0x01FFFFFF
74#endif
75
Jason Liu23608e22011-11-25 00:18:02 +000076#define IRAM_BASE_ADDR 0x00900000
77#define SCU_BASE_ADDR 0x00A00000
78#define IC_INTERFACES_BASE_ADDR 0x00A00100
79#define GLOBAL_TIMER_BASE_ADDR 0x00A00200
80#define PRIVATE_TIMERS_WD_BASE_ADDR 0x00A00600
81#define IC_DISTRIBUTOR_BASE_ADDR 0x00A01000
Fabio Estevam6d73c232014-01-29 17:39:49 -020082#define L2_PL310_BASE 0x00A02000
Jason Liu23608e22011-11-25 00:18:02 +000083#define GPV0_BASE_ADDR 0x00B00000
84#define GPV1_BASE_ADDR 0x00C00000
Jason Liu23608e22011-11-25 00:18:02 +000085
86#define AIPS1_ARB_BASE_ADDR 0x02000000
87#define AIPS1_ARB_END_ADDR 0x020FFFFF
88#define AIPS2_ARB_BASE_ADDR 0x02100000
89#define AIPS2_ARB_END_ADDR 0x021FFFFF
Fabio Estevam05d54b82014-06-24 17:40:58 -030090#ifdef CONFIG_MX6SX
91#define AIPS3_BASE_ADDR 0x02200000
92#define AIPS3_END_ADDR 0x022FFFFF
93#define WEIM_ARB_BASE_ADDR 0x50000000
94#define WEIM_ARB_END_ADDR 0x57FFFFFF
95#define QSPI1_ARB_BASE_ADDR 0x60000000
96#define QSPI1_ARB_END_ADDR 0x6FFFFFFF
97#define QSPI2_ARB_BASE_ADDR 0x70000000
98#define QSPI2_ARB_END_ADDR 0x7FFFFFFF
99#else
Jason Liu23608e22011-11-25 00:18:02 +0000100#define SATA_ARB_BASE_ADDR 0x02200000
101#define SATA_ARB_END_ADDR 0x02203FFF
102#define OPENVG_ARB_BASE_ADDR 0x02204000
103#define OPENVG_ARB_END_ADDR 0x02207FFF
104#define HSI_ARB_BASE_ADDR 0x02208000
105#define HSI_ARB_END_ADDR 0x0220BFFF
106#define IPU1_ARB_BASE_ADDR 0x02400000
107#define IPU1_ARB_END_ADDR 0x027FFFFF
108#define IPU2_ARB_BASE_ADDR 0x02800000
109#define IPU2_ARB_END_ADDR 0x02BFFFFF
110#define WEIM_ARB_BASE_ADDR 0x08000000
111#define WEIM_ARB_END_ADDR 0x0FFFFFFF
Fabio Estevam05d54b82014-06-24 17:40:58 -0300112#endif
Jason Liu23608e22011-11-25 00:18:02 +0000113
Fabio Estevam05d54b82014-06-24 17:40:58 -0300114#if (defined(CONFIG_MX6SL) || defined(CONFIG_MX6SX))
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000115#define MMDC0_ARB_BASE_ADDR 0x80000000
116#define MMDC0_ARB_END_ADDR 0xFFFFFFFF
117#define MMDC1_ARB_BASE_ADDR 0xC0000000
118#define MMDC1_ARB_END_ADDR 0xFFFFFFFF
119#else
Jason Liu23608e22011-11-25 00:18:02 +0000120#define MMDC0_ARB_BASE_ADDR 0x10000000
121#define MMDC0_ARB_END_ADDR 0x7FFFFFFF
122#define MMDC1_ARB_BASE_ADDR 0x80000000
123#define MMDC1_ARB_END_ADDR 0xFFFFFFFF
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000124#endif
Jason Liu23608e22011-11-25 00:18:02 +0000125
Fabio Estevam05d54b82014-06-24 17:40:58 -0300126#ifndef CONFIG_MX6SX
Fabio Estevam05d4df12012-05-31 07:23:55 +0000127#define IPU_SOC_BASE_ADDR IPU1_ARB_BASE_ADDR
128#define IPU_SOC_OFFSET 0x00200000
Fabio Estevam05d54b82014-06-24 17:40:58 -0300129#endif
Fabio Estevam05d4df12012-05-31 07:23:55 +0000130
Jason Liu23608e22011-11-25 00:18:02 +0000131/* Defines for Blocks connected via AIPS (SkyBlue) */
132#define ATZ1_BASE_ADDR AIPS1_ARB_BASE_ADDR
133#define ATZ2_BASE_ADDR AIPS2_ARB_BASE_ADDR
134#define AIPS1_BASE_ADDR AIPS1_ON_BASE_ADDR
135#define AIPS2_BASE_ADDR AIPS2_ON_BASE_ADDR
136
137#define SPDIF_BASE_ADDR (ATZ1_BASE_ADDR + 0x04000)
138#define ECSPI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x08000)
139#define ECSPI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x0C000)
140#define ECSPI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x10000)
141#define ECSPI4_BASE_ADDR (ATZ1_BASE_ADDR + 0x14000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000142#ifdef CONFIG_MX6SL
143#define UART5_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
144#define UART1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x20000)
145#define UART2_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
146#define SSI1_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000)
147#define SSI2_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000)
148#define SSI3_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000)
149#define UART3_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
150#define UART4_IPS_BASE_ADDR (ATZ1_BASE_ADDR + 0x38000)
151#else
Fabio Estevam05d54b82014-06-24 17:40:58 -0300152#ifndef CONFIG_MX6SX
Jason Liu23608e22011-11-25 00:18:02 +0000153#define ECSPI5_BASE_ADDR (ATZ1_BASE_ADDR + 0x18000)
Fabio Estevam05d54b82014-06-24 17:40:58 -0300154#endif
Jason Liu23608e22011-11-25 00:18:02 +0000155#define UART1_BASE (ATZ1_BASE_ADDR + 0x20000)
156#define ESAI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x24000)
157#define SSI1_BASE_ADDR (ATZ1_BASE_ADDR + 0x28000)
158#define SSI2_BASE_ADDR (ATZ1_BASE_ADDR + 0x2C000)
159#define SSI3_BASE_ADDR (ATZ1_BASE_ADDR + 0x30000)
160#define ASRC_BASE_ADDR (ATZ1_BASE_ADDR + 0x34000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000161#endif
162
Fabio Estevam05d54b82014-06-24 17:40:58 -0300163#ifndef CONFIG_MX6SX
Jason Liu23608e22011-11-25 00:18:02 +0000164#define SPBA_BASE_ADDR (ATZ1_BASE_ADDR + 0x3C000)
165#define VPU_BASE_ADDR (ATZ1_BASE_ADDR + 0x40000)
Fabio Estevam05d54b82014-06-24 17:40:58 -0300166#endif
Jason Liu23608e22011-11-25 00:18:02 +0000167#define AIPS1_ON_BASE_ADDR (ATZ1_BASE_ADDR + 0x7C000)
168
169#define AIPS1_OFF_BASE_ADDR (ATZ1_BASE_ADDR + 0x80000)
170#define PWM1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x0000)
171#define PWM2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4000)
172#define PWM3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x8000)
173#define PWM4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0xC000)
174#define CAN1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x10000)
175#define CAN2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x14000)
176#define GPT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x18000)
177#define GPIO1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x1C000)
178#define GPIO2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x20000)
179#define GPIO3_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x24000)
180#define GPIO4_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x28000)
181#define GPIO5_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x2C000)
182#define GPIO6_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x30000)
183#define GPIO7_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x34000)
184#define KPP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x38000)
185#define WDOG1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x3C000)
186#define WDOG2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x40000)
Wolfgang Grandegger3f467522012-02-08 22:33:25 +0000187#define ANATOP_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x48000)
188#define USB_PHY0_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x49000)
189#define USB_PHY1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4a000)
Jason Liu23608e22011-11-25 00:18:02 +0000190#define CCM_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x44000)
Jason Liu23608e22011-11-25 00:18:02 +0000191#define SNVS_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x4C000)
192#define EPIT1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x50000)
193#define EPIT2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x54000)
194#define SRC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x58000)
195#define GPC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x5C000)
196#define IOMUXC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x60000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000197#ifdef CONFIG_MX6SL
198#define CSI_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
199#define SIPIX_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
200#define SDMA_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
Fabio Estevam05d54b82014-06-24 17:40:58 -0300201#elif CONFIG_MX6SX
202#define CANFD1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
203#define SDMA_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
204#define CANFD2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x70000)
205#define SEMAPHORE1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x74000)
206#define SEMAPHORE2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x78000)
207#define RDC_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x7C000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000208#else
Jason Liu23608e22011-11-25 00:18:02 +0000209#define DCIC1_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x64000)
210#define DCIC2_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x68000)
211#define DMA_REQ_PORT_HOST_BASE_ADDR (AIPS1_OFF_BASE_ADDR + 0x6C000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000212#endif
Jason Liu23608e22011-11-25 00:18:02 +0000213
214#define AIPS2_ON_BASE_ADDR (ATZ2_BASE_ADDR + 0x7C000)
215#define AIPS2_OFF_BASE_ADDR (ATZ2_BASE_ADDR + 0x80000)
216#define CAAM_BASE_ADDR (ATZ2_BASE_ADDR)
217#define ARM_BASE_ADDR (ATZ2_BASE_ADDR + 0x40000)
Ye.Li5546ad02014-09-15 17:23:14 +0800218#define USB_PL301_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x0000)
219#define USB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000220
Jason Liu23608e22011-11-25 00:18:02 +0000221#define ENET_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x8000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000222#ifdef CONFIG_MX6SL
223#define MSHC_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
224#else
Jason Liu23608e22011-11-25 00:18:02 +0000225#define MLB_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0xC000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000226#endif
227
Jason Liu23608e22011-11-25 00:18:02 +0000228#define USDHC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x10000)
229#define USDHC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x14000)
230#define USDHC3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x18000)
231#define USDHC4_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x1C000)
232#define I2C1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x20000)
233#define I2C2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x24000)
234#define I2C3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x28000)
235#define ROMCP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x2C000)
236#define MMDC_P0_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x30000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000237#ifdef CONFIG_MX6SL
238#define RNGB_IPS_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
Fabio Estevam05d54b82014-06-24 17:40:58 -0300239#elif CONFIG_MX6SX
240#define ENET2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000241#else
Jason Liu23608e22011-11-25 00:18:02 +0000242#define MMDC_P1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x34000)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000243#endif
244
Jason Liu23608e22011-11-25 00:18:02 +0000245#define WEIM_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x38000)
246#define OCOTP_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x3C000)
247#define CSU_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x40000)
248#define IP2APB_PERFMON1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x44000)
249#define IP2APB_PERFMON2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x48000)
Fabio Estevam05d54b82014-06-24 17:40:58 -0300250#ifdef CONFIG_MX6SX
251#define DEBUG_MONITOR_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
252#else
Jason Liu23608e22011-11-25 00:18:02 +0000253#define IP2APB_PERFMON3_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x4C000)
Fabio Estevam05d54b82014-06-24 17:40:58 -0300254#endif
Jason Liu23608e22011-11-25 00:18:02 +0000255#define IP2APB_TZASC1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x50000)
Fabio Estevam05d54b82014-06-24 17:40:58 -0300256#ifdef CONFIG_MX6SX
257#define SAI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
258#else
Jason Liu23608e22011-11-25 00:18:02 +0000259#define IP2APB_TZASC2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x54000)
Fabio Estevam05d54b82014-06-24 17:40:58 -0300260#endif
Jason Liu23608e22011-11-25 00:18:02 +0000261#define AUDMUX_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x58000)
Fabio Estevam05d54b82014-06-24 17:40:58 -0300262#define AUDMUX_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x58000)
263#ifdef CONFIG_MX6SX
264#define SAI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
265#define QSPI1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
266#define QSPI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
267#else
Jason Liu23608e22011-11-25 00:18:02 +0000268#define MIPI_CSI2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x5C000)
269#define MIPI_DSI_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x60000)
270#define VDOA_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x64000)
Fabio Estevam05d54b82014-06-24 17:40:58 -0300271#endif
Jason Liu23608e22011-11-25 00:18:02 +0000272#define UART2_BASE (AIPS2_OFF_BASE_ADDR + 0x68000)
273#define UART3_BASE (AIPS2_OFF_BASE_ADDR + 0x6C000)
274#define UART4_BASE (AIPS2_OFF_BASE_ADDR + 0x70000)
275#define UART5_BASE (AIPS2_OFF_BASE_ADDR + 0x74000)
276#define IP2APB_USBPHY1_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x78000)
277#define IP2APB_USBPHY2_BASE_ADDR (AIPS2_OFF_BASE_ADDR + 0x7C000)
278
Fabio Estevam05d54b82014-06-24 17:40:58 -0300279#ifdef CONFIG_MX6SX
280#define GIS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x04000)
281#define DCIC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x0C000)
282#define DCIC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x10000)
283#define CSI1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x14000)
284#define PXP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x18000)
285#define CSI2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x1C000)
286#define LCDIF1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x20000)
287#define LCDIF2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x24000)
288#define VADC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x28000)
289#define VDEC_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x2C000)
290#define SPBA_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x3C000)
291#define AIPS3_CONFIG_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x7C000)
292#define ADC1_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x80000)
293#define ADC2_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x84000)
294#define WDOG3_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x88000)
295#define ECSPI5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x8C000)
296#define HS_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x90000)
297#define MU_MCU_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x94000)
298#define CANFD_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x98000)
299#define MU_DSP_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0x9C000)
300#define UART6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA0000)
301#define PWM5_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA4000)
302#define PWM6_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xA8000)
303#define PWM7_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xAC000)
304#define PWM8_BASE_ADDR (AIPS3_ARB_BASE_ADDR + 0xB0000)
305#endif
306
Jason Liu23608e22011-11-25 00:18:02 +0000307#define CHIP_REV_1_0 0x10
Stefano Babicf2f07e82014-06-10 10:26:22 +0200308#define CHIP_REV_1_2 0x12
309#define CHIP_REV_1_5 0x15
Fabio Estevam05d54b82014-06-24 17:40:58 -0300310#ifndef CONFIG_MX6SX
Jason Liu23608e22011-11-25 00:18:02 +0000311#define IRAM_SIZE 0x00040000
Fabio Estevam05d54b82014-06-24 17:40:58 -0300312#else
313#define IRAM_SIZE 0x00020000
314#endif
Troy Kisky28774cb2012-02-07 14:08:46 +0000315#define FEC_QUIRK_ENET_MAC
Jason Liu23608e22011-11-25 00:18:02 +0000316
317#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
318#include <asm/types.h>
319
Fabio Estevambe252b62011-12-20 05:46:31 +0000320extern void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
Jason Liu23608e22011-11-25 00:18:02 +0000321
Gabriel Huaua76df702014-07-26 11:35:43 -0700322#define SRC_SCR_CORE_1_RESET_OFFSET 14
323#define SRC_SCR_CORE_1_RESET_MASK (1<<SRC_SCR_CORE_1_RESET_OFFSET)
324#define SRC_SCR_CORE_2_RESET_OFFSET 15
325#define SRC_SCR_CORE_2_RESET_MASK (1<<SRC_SCR_CORE_2_RESET_OFFSET)
326#define SRC_SCR_CORE_3_RESET_OFFSET 16
327#define SRC_SCR_CORE_3_RESET_MASK (1<<SRC_SCR_CORE_3_RESET_OFFSET)
328#define SRC_SCR_CORE_1_ENABLE_OFFSET 22
329#define SRC_SCR_CORE_1_ENABLE_MASK (1<<SRC_SCR_CORE_1_ENABLE_OFFSET)
330#define SRC_SCR_CORE_2_ENABLE_OFFSET 23
331#define SRC_SCR_CORE_2_ENABLE_MASK (1<<SRC_SCR_CORE_2_ENABLE_OFFSET)
332#define SRC_SCR_CORE_3_ENABLE_OFFSET 24
333#define SRC_SCR_CORE_3_ENABLE_MASK (1<<SRC_SCR_CORE_3_ENABLE_OFFSET)
334
Fabio Estevam573960a2014-11-14 11:27:22 -0200335/* WEIM registers */
336struct weim {
337 u32 cs0gcr1;
338 u32 cs0gcr2;
339 u32 cs0rcr1;
340 u32 cs0rcr2;
341 u32 cs0wcr1;
342 u32 cs0wcr2;
343
344 u32 cs1gcr1;
345 u32 cs1gcr2;
346 u32 cs1rcr1;
347 u32 cs1rcr2;
348 u32 cs1wcr1;
349 u32 cs1wcr2;
350
351 u32 cs2gcr1;
352 u32 cs2gcr2;
353 u32 cs2rcr1;
354 u32 cs2rcr2;
355 u32 cs2wcr1;
356 u32 cs2wcr2;
357
358 u32 cs3gcr1;
359 u32 cs3gcr2;
360 u32 cs3rcr1;
361 u32 cs3rcr2;
362 u32 cs3wcr1;
363 u32 cs3wcr2;
364
365 u32 unused[12];
366
367 u32 wcr;
368 u32 wiar;
369 u32 ear;
370};
371
Jason Liu23608e22011-11-25 00:18:02 +0000372/* System Reset Controller (SRC) */
373struct src {
374 u32 scr;
375 u32 sbmr1;
376 u32 srsr;
377 u32 reserved1[2];
378 u32 sisr;
379 u32 simr;
380 u32 sbmr2;
381 u32 gpr1;
382 u32 gpr2;
383 u32 gpr3;
384 u32 gpr4;
385 u32 gpr5;
386 u32 gpr6;
387 u32 gpr7;
388 u32 gpr8;
389 u32 gpr9;
390 u32 gpr10;
391};
392
Fabio Estevam3a217732014-01-03 15:55:58 -0200393/* GPR1 bitfields */
394#define IOMUXC_GPR1_ENET_CLK_SEL_OFFSET 21
395#define IOMUXC_GPR1_ENET_CLK_SEL_MASK (1 << IOMUXC_GPR1_ENET_CLK_SEL_OFFSET)
Heiko Schocher4a4d3a72014-07-18 06:07:17 +0200396#define IOMUXC_GPR1_USB_OTG_ID_OFFSET 13
397#define IOMUXC_GPR1_USB_OTG_ID_SEL_MASK (1 << IOMUXC_GPR1_USB_OTG_ID_OFFSET)
Fabio Estevam3a217732014-01-03 15:55:58 -0200398
Eric Nelsona83e1b72012-09-21 11:41:42 +0000399/* GPR3 bitfields */
400#define IOMUXC_GPR3_GPU_DBG_OFFSET 29
401#define IOMUXC_GPR3_GPU_DBG_MASK (3<<IOMUXC_GPR3_GPU_DBG_OFFSET)
402#define IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET 28
403#define IOMUXC_GPR3_BCH_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_WR_CACHE_CTL_OFFSET)
404#define IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET 27
405#define IOMUXC_GPR3_BCH_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_BCH_RD_CACHE_CTL_OFFSET)
406#define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET 26
407#define IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_WR_CACHE_CTL_OFFSET)
408#define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET 25
409#define IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_MASK (1<<IOMUXC_GPR3_uSDHCx_RD_CACHE_CTL_OFFSET)
410#define IOMUXC_GPR3_OCRAM_CTL_OFFSET 21
411#define IOMUXC_GPR3_OCRAM_CTL_MASK (0xf<<IOMUXC_GPR3_OCRAM_CTL_OFFSET)
412#define IOMUXC_GPR3_OCRAM_STATUS_OFFSET 17
413#define IOMUXC_GPR3_OCRAM_STATUS_MASK (0xf<<IOMUXC_GPR3_OCRAM_STATUS_OFFSET)
414#define IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET 16
415#define IOMUXC_GPR3_CORE3_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE3_DBG_ACK_EN_OFFSET)
416#define IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET 15
417#define IOMUXC_GPR3_CORE2_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE2_DBG_ACK_EN_OFFSET)
418#define IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET 14
419#define IOMUXC_GPR3_CORE1_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE1_DBG_ACK_EN_OFFSET)
420#define IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET 13
421#define IOMUXC_GPR3_CORE0_DBG_ACK_EN_MASK (1<<IOMUXC_GPR3_CORE0_DBG_ACK_EN_OFFSET)
422#define IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET 12
423#define IOMUXC_GPR3_TZASC2_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC2_BOOT_LOCK_OFFSET)
424#define IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET 11
425#define IOMUXC_GPR3_TZASC1_BOOT_LOCK_MASK (1<<IOMUXC_GPR3_TZASC1_BOOT_LOCK_OFFSET)
426#define IOMUXC_GPR3_IPU_DIAG_OFFSET 10
427#define IOMUXC_GPR3_IPU_DIAG_MASK (1<<IOMUXC_GPR3_IPU_DIAG_OFFSET)
428
429#define IOMUXC_GPR3_MUX_SRC_IPU1_DI0 0
430#define IOMUXC_GPR3_MUX_SRC_IPU1_DI1 1
431#define IOMUXC_GPR3_MUX_SRC_IPU2_DI0 2
432#define IOMUXC_GPR3_MUX_SRC_IPU2_DI1 3
433
434#define IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET 8
435#define IOMUXC_GPR3_LVDS1_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS1_MUX_CTL_OFFSET)
436
437#define IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET 6
438#define IOMUXC_GPR3_LVDS0_MUX_CTL_MASK (3<<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET)
439
440#define IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET 4
441#define IOMUXC_GPR3_MIPI_MUX_CTL_MASK (3<<IOMUXC_GPR3_MIPI_MUX_CTL_OFFSET)
442
443#define IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET 2
444#define IOMUXC_GPR3_HDMI_MUX_CTL_MASK (3<<IOMUXC_GPR3_HDMI_MUX_CTL_OFFSET)
445
446
Eric Nelsonde710a12012-09-19 08:32:31 +0000447struct iomuxc {
Fabio Estevamaeadf062014-07-09 17:59:55 -0300448#ifdef CONFIG_MX6SX
449 u8 reserved[0x4000];
450#endif
Eric Nelsonde710a12012-09-19 08:32:31 +0000451 u32 gpr[14];
Eric Nelsonde710a12012-09-19 08:32:31 +0000452};
453
Fabio Estevamac17dcf2014-08-25 14:26:44 -0300454struct gpc {
455 u32 cntr;
456 u32 pgr;
457 u32 imr1;
458 u32 imr2;
459 u32 imr3;
460 u32 imr4;
461 u32 isr1;
462 u32 isr2;
463 u32 isr3;
464 u32 isr4;
465};
466
Eric Nelsonde710a12012-09-19 08:32:31 +0000467#define IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET 20
468#define IOMUXC_GPR2_COUNTER_RESET_VAL_MASK (3<<IOMUXC_GPR2_COUNTER_RESET_VAL_OFFSET)
469#define IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET 16
470#define IOMUXC_GPR2_LVDS_CLK_SHIFT_MASK (7<<IOMUXC_GPR2_LVDS_CLK_SHIFT_OFFSET)
471
472#define IOMUXC_GPR2_BGREF_RRMODE_OFFSET 15
473#define IOMUXC_GPR2_BGREF_RRMODE_MASK (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
474#define IOMUXC_GPR2_BGREF_RRMODE_INTERNAL_RES (1<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
475#define IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES (0<<IOMUXC_GPR2_BGREF_RRMODE_OFFSET)
476#define IOMUXC_GPR2_VSYNC_ACTIVE_HIGH 0
477#define IOMUXC_GPR2_VSYNC_ACTIVE_LOW 1
478
479#define IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET 10
480#define IOMUXC_GPR2_DI1_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
481#define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
482#define IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI1_VS_POLARITY_OFFSET)
483
484#define IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET 9
485#define IOMUXC_GPR2_DI0_VS_POLARITY_MASK (1<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
486#define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_HIGH (IOMUXC_GPR2_VSYNC_ACTIVE_HIGH<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
487#define IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW (IOMUXC_GPR2_VSYNC_ACTIVE_LOW<<IOMUXC_GPR2_DI0_VS_POLARITY_OFFSET)
488
489#define IOMUXC_GPR2_BITMAP_SPWG 0
490#define IOMUXC_GPR2_BITMAP_JEIDA 1
491
492#define IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET 8
493#define IOMUXC_GPR2_BIT_MAPPING_CH1_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
494#define IOMUXC_GPR2_BIT_MAPPING_CH1_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
495#define IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH1_OFFSET)
496
497#define IOMUXC_GPR2_DATA_WIDTH_18 0
498#define IOMUXC_GPR2_DATA_WIDTH_24 1
499
500#define IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET 7
501#define IOMUXC_GPR2_DATA_WIDTH_CH1_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
502#define IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
503#define IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH1_OFFSET)
504
505#define IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET 6
506#define IOMUXC_GPR2_BIT_MAPPING_CH0_MASK (1<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
507#define IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA (IOMUXC_GPR2_BITMAP_JEIDA<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
508#define IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG (IOMUXC_GPR2_BITMAP_SPWG<<IOMUXC_GPR2_BIT_MAPPING_CH0_OFFSET)
509
510#define IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET 5
511#define IOMUXC_GPR2_DATA_WIDTH_CH0_MASK (1<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
512#define IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT (IOMUXC_GPR2_DATA_WIDTH_18<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
513#define IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT (IOMUXC_GPR2_DATA_WIDTH_24<<IOMUXC_GPR2_DATA_WIDTH_CH0_OFFSET)
514
515#define IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET 4
516#define IOMUXC_GPR2_SPLIT_MODE_EN_MASK (1<<IOMUXC_GPR2_SPLIT_MODE_EN_OFFSET)
517
518#define IOMUXC_GPR2_MODE_DISABLED 0
519#define IOMUXC_GPR2_MODE_ENABLED_DI0 1
Pierre Aubert7aa1e8b2013-06-19 11:16:13 +0200520#define IOMUXC_GPR2_MODE_ENABLED_DI1 3
Eric Nelsonde710a12012-09-19 08:32:31 +0000521
522#define IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET 2
523#define IOMUXC_GPR2_LVDS_CH1_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
524#define IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
525#define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
526#define IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH1_MODE_OFFSET)
527
528#define IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET 0
529#define IOMUXC_GPR2_LVDS_CH0_MODE_MASK (3<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
530#define IOMUXC_GPR2_LVDS_CH0_MODE_DISABLED (IOMUXC_GPR2_MODE_DISABLED<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
531#define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 (IOMUXC_GPR2_MODE_ENABLED_DI0<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
532#define IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI1 (IOMUXC_GPR2_MODE_ENABLED_DI1<<IOMUXC_GPR2_LVDS_CH0_MODE_OFFSET)
533
Eric Nelsond5c37c92012-01-31 07:52:04 +0000534/* ECSPI registers */
535struct cspi_regs {
536 u32 rxdata;
537 u32 txdata;
538 u32 ctrl;
539 u32 cfg;
540 u32 intr;
541 u32 dma;
542 u32 stat;
543 u32 period;
544};
545
546/*
547 * CSPI register definitions
548 */
549#define MXC_ECSPI
550#define MXC_CSPICTRL_EN (1 << 0)
551#define MXC_CSPICTRL_MODE (1 << 1)
552#define MXC_CSPICTRL_XCH (1 << 2)
Fabio Estevam0f1411b2013-04-09 13:06:25 +0000553#define MXC_CSPICTRL_MODE_MASK (0xf << 4)
Eric Nelsond5c37c92012-01-31 07:52:04 +0000554#define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
555#define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
556#define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
557#define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
558#define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
559#define MXC_CSPICTRL_MAXBITS 0xfff
560#define MXC_CSPICTRL_TC (1 << 7)
561#define MXC_CSPICTRL_RXOVF (1 << 6)
562#define MXC_CSPIPERIOD_32KHZ (1 << 15)
563#define MAX_SPI_BYTES 32
Heiko Schochera0ae0092014-07-18 06:07:20 +0200564#define SPI_MAX_NUM 4
Eric Nelsond5c37c92012-01-31 07:52:04 +0000565
566/* Bit position inside CTRL register to be associated with SS */
567#define MXC_CSPICTRL_CHAN 18
568
569/* Bit position inside CON register to be associated with SS */
Markus Niebeld7cbcc72014-02-17 17:33:16 +0100570#define MXC_CSPICON_PHA 0 /* SCLK phase control */
571#define MXC_CSPICON_POL 4 /* SCLK polarity */
572#define MXC_CSPICON_SSPOL 12 /* SS polarity */
573#define MXC_CSPICON_CTL 20 /* inactive state of SCLK */
Markus Niebel060aaad2014-02-17 17:33:18 +0100574#if defined(CONFIG_MX6SL) || defined(CONFIG_MX6DL)
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000575#define MXC_SPI_BASE_ADDRESSES \
576 ECSPI1_BASE_ADDR, \
577 ECSPI2_BASE_ADDR, \
578 ECSPI3_BASE_ADDR, \
579 ECSPI4_BASE_ADDR
580#else
Eric Nelsond5c37c92012-01-31 07:52:04 +0000581#define MXC_SPI_BASE_ADDRESSES \
582 ECSPI1_BASE_ADDR, \
583 ECSPI2_BASE_ADDR, \
584 ECSPI3_BASE_ADDR, \
585 ECSPI4_BASE_ADDR, \
586 ECSPI5_BASE_ADDR
Fabio Estevam25b4aa12013-04-10 09:32:57 +0000587#endif
Eric Nelsond5c37c92012-01-31 07:52:04 +0000588
Benoît Thébaudeau8f3ff112013-04-23 10:17:38 +0000589struct ocotp_regs {
Jason Liu23608e22011-11-25 00:18:02 +0000590 u32 ctrl;
591 u32 ctrl_set;
592 u32 ctrl_clr;
593 u32 ctrl_tog;
594 u32 timing;
595 u32 rsvd0[3];
596 u32 data;
597 u32 rsvd1[3];
598 u32 read_ctrl;
599 u32 rsvd2[3];
Benoît Thébaudeau8f3ff112013-04-23 10:17:38 +0000600 u32 read_fuse_data;
Jason Liu23608e22011-11-25 00:18:02 +0000601 u32 rsvd3[3];
Benoît Thébaudeau8f3ff112013-04-23 10:17:38 +0000602 u32 sw_sticky;
Jason Liu23608e22011-11-25 00:18:02 +0000603 u32 rsvd4[3];
604 u32 scs;
605 u32 scs_set;
606 u32 scs_clr;
607 u32 scs_tog;
608 u32 crc_addr;
609 u32 rsvd5[3];
610 u32 crc_value;
611 u32 rsvd6[3];
612 u32 version;
Jason Liubd2e27c2011-12-19 02:38:13 +0000613 u32 rsvd7[0xdb];
Jason Liu23608e22011-11-25 00:18:02 +0000614
615 struct fuse_bank {
616 u32 fuse_regs[0x20];
Benoît Thébaudeau8f3ff112013-04-23 10:17:38 +0000617 } bank[16];
Jason Liu23608e22011-11-25 00:18:02 +0000618};
619
Benoît Thébaudeau6adbd302013-04-23 10:17:39 +0000620struct fuse_bank0_regs {
621 u32 lock;
622 u32 rsvd0[3];
623 u32 uid_low;
624 u32 rsvd1[3];
625 u32 uid_high;
Stefano Babicb83c7092013-06-28 00:20:21 +0200626 u32 rsvd2[3];
627 u32 rsvd3[4];
628 u32 rsvd4[4];
629 u32 rsvd5[4];
630 u32 cfg5;
631 u32 rsvd6[3];
632 u32 rsvd7[4];
Benoît Thébaudeau6adbd302013-04-23 10:17:39 +0000633};
634
Fabio Estevam05d54b82014-06-24 17:40:58 -0300635#ifdef CONFIG_MX6SX
636struct fuse_bank4_regs {
637 u32 sjc_resp_low;
638 u32 rsvd0[3];
639 u32 sjc_resp_high;
640 u32 rsvd1[3];
641 u32 mac_addr_low;
642 u32 rsvd2[3];
643 u32 mac_addr_high;
644 u32 rsvd3[3];
645 u32 mac_addr2;
646 u32 rsvd4[7];
647 u32 gp1;
648 u32 rsvd5[7];
649};
650#else
Jason Liu23608e22011-11-25 00:18:02 +0000651struct fuse_bank4_regs {
652 u32 sjc_resp_low;
653 u32 rsvd0[3];
654 u32 sjc_resp_high;
655 u32 rsvd1[3];
656 u32 mac_addr_low;
657 u32 rsvd2[3];
658 u32 mac_addr_high;
Benoît Thébaudeau8f3ff112013-04-23 10:17:38 +0000659 u32 rsvd3[0xb];
660 u32 gp1;
Benoît Thébaudeau6adbd302013-04-23 10:17:39 +0000661 u32 rsvd4[3];
662 u32 gp2;
663 u32 rsvd5[3];
Jason Liu23608e22011-11-25 00:18:02 +0000664};
Fabio Estevam05d54b82014-06-24 17:40:58 -0300665#endif
Jason Liu23608e22011-11-25 00:18:02 +0000666
Jason Liuf2f77452012-01-10 00:52:59 +0000667struct aipstz_regs {
668 u32 mprot0;
669 u32 mprot1;
670 u32 rsvd[0xe];
671 u32 opacr0;
672 u32 opacr1;
673 u32 opacr2;
674 u32 opacr3;
675 u32 opacr4;
676};
677
Fabio Estevama7683862012-03-20 04:21:45 +0000678struct anatop_regs {
679 u32 pll_sys; /* 0x000 */
680 u32 pll_sys_set; /* 0x004 */
681 u32 pll_sys_clr; /* 0x008 */
682 u32 pll_sys_tog; /* 0x00c */
683 u32 usb1_pll_480_ctrl; /* 0x010 */
684 u32 usb1_pll_480_ctrl_set; /* 0x014 */
685 u32 usb1_pll_480_ctrl_clr; /* 0x018 */
686 u32 usb1_pll_480_ctrl_tog; /* 0x01c */
687 u32 usb2_pll_480_ctrl; /* 0x020 */
688 u32 usb2_pll_480_ctrl_set; /* 0x024 */
689 u32 usb2_pll_480_ctrl_clr; /* 0x028 */
690 u32 usb2_pll_480_ctrl_tog; /* 0x02c */
691 u32 pll_528; /* 0x030 */
692 u32 pll_528_set; /* 0x034 */
693 u32 pll_528_clr; /* 0x038 */
694 u32 pll_528_tog; /* 0x03c */
695 u32 pll_528_ss; /* 0x040 */
696 u32 rsvd0[3];
697 u32 pll_528_num; /* 0x050 */
698 u32 rsvd1[3];
699 u32 pll_528_denom; /* 0x060 */
700 u32 rsvd2[3];
701 u32 pll_audio; /* 0x070 */
702 u32 pll_audio_set; /* 0x074 */
703 u32 pll_audio_clr; /* 0x078 */
704 u32 pll_audio_tog; /* 0x07c */
705 u32 pll_audio_num; /* 0x080 */
706 u32 rsvd3[3];
707 u32 pll_audio_denom; /* 0x090 */
708 u32 rsvd4[3];
709 u32 pll_video; /* 0x0a0 */
710 u32 pll_video_set; /* 0x0a4 */
711 u32 pll_video_clr; /* 0x0a8 */
712 u32 pll_video_tog; /* 0x0ac */
713 u32 pll_video_num; /* 0x0b0 */
714 u32 rsvd5[3];
715 u32 pll_video_denom; /* 0x0c0 */
716 u32 rsvd6[3];
717 u32 pll_mlb; /* 0x0d0 */
718 u32 pll_mlb_set; /* 0x0d4 */
719 u32 pll_mlb_clr; /* 0x0d8 */
720 u32 pll_mlb_tog; /* 0x0dc */
721 u32 pll_enet; /* 0x0e0 */
722 u32 pll_enet_set; /* 0x0e4 */
723 u32 pll_enet_clr; /* 0x0e8 */
724 u32 pll_enet_tog; /* 0x0ec */
725 u32 pfd_480; /* 0x0f0 */
726 u32 pfd_480_set; /* 0x0f4 */
727 u32 pfd_480_clr; /* 0x0f8 */
728 u32 pfd_480_tog; /* 0x0fc */
729 u32 pfd_528; /* 0x100 */
730 u32 pfd_528_set; /* 0x104 */
731 u32 pfd_528_clr; /* 0x108 */
732 u32 pfd_528_tog; /* 0x10c */
733 u32 reg_1p1; /* 0x110 */
734 u32 reg_1p1_set; /* 0x114 */
735 u32 reg_1p1_clr; /* 0x118 */
736 u32 reg_1p1_tog; /* 0x11c */
737 u32 reg_3p0; /* 0x120 */
738 u32 reg_3p0_set; /* 0x124 */
739 u32 reg_3p0_clr; /* 0x128 */
740 u32 reg_3p0_tog; /* 0x12c */
741 u32 reg_2p5; /* 0x130 */
742 u32 reg_2p5_set; /* 0x134 */
743 u32 reg_2p5_clr; /* 0x138 */
744 u32 reg_2p5_tog; /* 0x13c */
745 u32 reg_core; /* 0x140 */
746 u32 reg_core_set; /* 0x144 */
747 u32 reg_core_clr; /* 0x148 */
748 u32 reg_core_tog; /* 0x14c */
749 u32 ana_misc0; /* 0x150 */
750 u32 ana_misc0_set; /* 0x154 */
751 u32 ana_misc0_clr; /* 0x158 */
752 u32 ana_misc0_tog; /* 0x15c */
753 u32 ana_misc1; /* 0x160 */
754 u32 ana_misc1_set; /* 0x164 */
755 u32 ana_misc1_clr; /* 0x168 */
756 u32 ana_misc1_tog; /* 0x16c */
757 u32 ana_misc2; /* 0x170 */
758 u32 ana_misc2_set; /* 0x174 */
759 u32 ana_misc2_clr; /* 0x178 */
760 u32 ana_misc2_tog; /* 0x17c */
761 u32 tempsense0; /* 0x180 */
762 u32 tempsense0_set; /* 0x184 */
763 u32 tempsense0_clr; /* 0x188 */
764 u32 tempsense0_tog; /* 0x18c */
765 u32 tempsense1; /* 0x190 */
766 u32 tempsense1_set; /* 0x194 */
767 u32 tempsense1_clr; /* 0x198 */
768 u32 tempsense1_tog; /* 0x19c */
769 u32 usb1_vbus_detect; /* 0x1a0 */
770 u32 usb1_vbus_detect_set; /* 0x1a4 */
771 u32 usb1_vbus_detect_clr; /* 0x1a8 */
772 u32 usb1_vbus_detect_tog; /* 0x1ac */
773 u32 usb1_chrg_detect; /* 0x1b0 */
774 u32 usb1_chrg_detect_set; /* 0x1b4 */
775 u32 usb1_chrg_detect_clr; /* 0x1b8 */
776 u32 usb1_chrg_detect_tog; /* 0x1bc */
777 u32 usb1_vbus_det_stat; /* 0x1c0 */
778 u32 usb1_vbus_det_stat_set; /* 0x1c4 */
779 u32 usb1_vbus_det_stat_clr; /* 0x1c8 */
780 u32 usb1_vbus_det_stat_tog; /* 0x1cc */
781 u32 usb1_chrg_det_stat; /* 0x1d0 */
782 u32 usb1_chrg_det_stat_set; /* 0x1d4 */
783 u32 usb1_chrg_det_stat_clr; /* 0x1d8 */
784 u32 usb1_chrg_det_stat_tog; /* 0x1dc */
785 u32 usb1_loopback; /* 0x1e0 */
786 u32 usb1_loopback_set; /* 0x1e4 */
787 u32 usb1_loopback_clr; /* 0x1e8 */
788 u32 usb1_loopback_tog; /* 0x1ec */
789 u32 usb1_misc; /* 0x1f0 */
790 u32 usb1_misc_set; /* 0x1f4 */
791 u32 usb1_misc_clr; /* 0x1f8 */
792 u32 usb1_misc_tog; /* 0x1fc */
793 u32 usb2_vbus_detect; /* 0x200 */
794 u32 usb2_vbus_detect_set; /* 0x204 */
795 u32 usb2_vbus_detect_clr; /* 0x208 */
796 u32 usb2_vbus_detect_tog; /* 0x20c */
797 u32 usb2_chrg_detect; /* 0x210 */
798 u32 usb2_chrg_detect_set; /* 0x214 */
799 u32 usb2_chrg_detect_clr; /* 0x218 */
800 u32 usb2_chrg_detect_tog; /* 0x21c */
801 u32 usb2_vbus_det_stat; /* 0x220 */
802 u32 usb2_vbus_det_stat_set; /* 0x224 */
803 u32 usb2_vbus_det_stat_clr; /* 0x228 */
804 u32 usb2_vbus_det_stat_tog; /* 0x22c */
805 u32 usb2_chrg_det_stat; /* 0x230 */
806 u32 usb2_chrg_det_stat_set; /* 0x234 */
807 u32 usb2_chrg_det_stat_clr; /* 0x238 */
808 u32 usb2_chrg_det_stat_tog; /* 0x23c */
809 u32 usb2_loopback; /* 0x240 */
810 u32 usb2_loopback_set; /* 0x244 */
811 u32 usb2_loopback_clr; /* 0x248 */
812 u32 usb2_loopback_tog; /* 0x24c */
813 u32 usb2_misc; /* 0x250 */
814 u32 usb2_misc_set; /* 0x254 */
815 u32 usb2_misc_clr; /* 0x258 */
816 u32 usb2_misc_tog; /* 0x25c */
817 u32 digprog; /* 0x260 */
Troy Kisky20332a02012-10-23 10:57:46 +0000818 u32 reserved1[7];
819 u32 digprog_sololite; /* 0x280 */
Fabio Estevama7683862012-03-20 04:21:45 +0000820};
821
Eric Nelson3fc41762013-08-29 12:37:35 -0700822#define ANATOP_PFD_FRAC_SHIFT(n) ((n)*8)
823#define ANATOP_PFD_FRAC_MASK(n) (0x3f<<ANATOP_PFD_FRAC_SHIFT(n))
824#define ANATOP_PFD_STABLE_SHIFT(n) (6+((n)*8))
825#define ANATOP_PFD_STABLE_MASK(n) (1<<ANATOP_PFD_STABLE_SHIFT(n))
826#define ANATOP_PFD_CLKGATE_SHIFT(n) (7+((n)*8))
827#define ANATOP_PFD_CLKGATE_MASK(n) (1<<ANATOP_PFD_CLKGATE_SHIFT(n))
Eric Nelsone66ad6e2012-09-19 08:29:46 +0000828
Fabio Estevam76c91e62013-02-07 06:45:23 +0000829struct wdog_regs {
830 u16 wcr; /* Control */
831 u16 wsr; /* Service */
832 u16 wrsr; /* Reset Status */
833 u16 wicr; /* Interrupt Control */
834 u16 wmcr; /* Miscellaneous Control */
835};
836
Heiko Schocheraafe4022014-07-18 06:07:18 +0200837#define PWMCR_PRESCALER(x) (((x - 1) & 0xFFF) << 4)
838#define PWMCR_DOZEEN (1 << 24)
839#define PWMCR_WAITEN (1 << 23)
840#define PWMCR_DBGEN (1 << 22)
841#define PWMCR_CLKSRC_IPG_HIGH (2 << 16)
842#define PWMCR_CLKSRC_IPG (1 << 16)
843#define PWMCR_EN (1 << 0)
844
845struct pwm_regs {
846 u32 cr;
847 u32 sr;
848 u32 ir;
849 u32 sar;
850 u32 pr;
851 u32 cnr;
852};
Jason Liu23608e22011-11-25 00:18:02 +0000853#endif /* __ASSEMBLER__*/
854#endif /* __ASM_ARCH_MX6_IMX_REGS_H__ */