blob: e8b03d64f521456c1a5a06366e89819c2e70d994 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
2 * tsec.h
3 *
4 * Driver for the Motorola Triple Speed Ethernet Controller
5 *
Claudiu Manoilaec84bf2013-09-30 12:44:42 +03006 * Copyright 2004, 2007, 2009, 2011, 2013 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00007 * (C) Copyright 2003, Motorola, Inc.
8 * maintained by Xianghua Xiao (x.xiao@motorola.com)
9 * author Andy Fleming
10 *
Bin Meng9872b732016-01-11 22:41:18 -080011 * SPDX-License-Identifier: GPL-2.0+
wdenk42d1f032003-10-15 23:53:47 +000012 */
13
14#ifndef __TSEC_H
15#define __TSEC_H
16
17#include <net.h>
Eran Libertyf046ccd2005-07-28 10:08:46 -050018#include <config.h>
Andy Fleming063c1262011-04-08 02:10:54 -050019#include <phy.h>
wdenk42d1f032003-10-15 23:53:47 +000020
Alison Wang52d00a82014-09-05 13:52:38 +080021#ifdef CONFIG_LS102XA
22#define TSEC_SIZE 0x40000
23#define TSEC_MDIO_OFFSET 0x40000
24#else
Sandeep Gopalpetb9e186f2009-10-31 00:35:04 +053025#define TSEC_SIZE 0x01000
26#define TSEC_MDIO_OFFSET 0x01000
Alison Wang52d00a82014-09-05 13:52:38 +080027#endif
Eran Libertyf046ccd2005-07-28 10:08:46 -050028
Andy Fleming40ac3d42011-04-29 02:26:52 -050029#define CONFIG_SYS_MDIO_BASE_ADDR (MDIO_BASE_ADDR + 0x520)
Andy Fleming063c1262011-04-08 02:10:54 -050030
Claudiu Manoilaec84bf2013-09-30 12:44:42 +030031#define TSEC_GET_REGS(num, offset) \
32 (struct tsec __iomem *)\
33 (TSEC_BASE_ADDR + (((num) - 1) * (offset)))
34
35#define TSEC_GET_REGS_BASE(num) \
36 TSEC_GET_REGS((num), TSEC_SIZE)
37
38#define TSEC_GET_MDIO_REGS(num, offset) \
39 (struct tsec_mii_mng __iomem *)\
40 (CONFIG_SYS_MDIO_BASE_ADDR + ((num) - 1) * (offset))
41
42#define TSEC_GET_MDIO_REGS_BASE(num) \
43 TSEC_GET_MDIO_REGS((num), TSEC_MDIO_OFFSET)
44
Andy Fleming063c1262011-04-08 02:10:54 -050045#define DEFAULT_MII_NAME "FSL_MDIO"
46
Andy Fleming75b9d4a2008-08-31 16:33:26 -050047#define STD_TSEC_INFO(num) \
48{ \
Claudiu Manoilaec84bf2013-09-30 12:44:42 +030049 .regs = TSEC_GET_REGS_BASE(num), \
50 .miiregs_sgmii = TSEC_GET_MDIO_REGS_BASE(num), \
Andy Fleming75b9d4a2008-08-31 16:33:26 -050051 .devname = CONFIG_TSEC##num##_NAME, \
52 .phyaddr = TSEC##num##_PHY_ADDR, \
Andy Fleming063c1262011-04-08 02:10:54 -050053 .flags = TSEC##num##_FLAGS, \
54 .mii_devname = DEFAULT_MII_NAME \
Andy Fleming75b9d4a2008-08-31 16:33:26 -050055}
56
57#define SET_STD_TSEC_INFO(x, num) \
58{ \
Claudiu Manoilaec84bf2013-09-30 12:44:42 +030059 x.regs = TSEC_GET_REGS_BASE(num); \
60 x.miiregs_sgmii = TSEC_GET_MDIO_REGS_BASE(num); \
Andy Fleming75b9d4a2008-08-31 16:33:26 -050061 x.devname = CONFIG_TSEC##num##_NAME; \
62 x.phyaddr = TSEC##num##_PHY_ADDR; \
63 x.flags = TSEC##num##_FLAGS;\
Andy Fleming063c1262011-04-08 02:10:54 -050064 x.mii_devname = DEFAULT_MII_NAME;\
Andy Fleming75b9d4a2008-08-31 16:33:26 -050065}
66
Bin Meng9872b732016-01-11 22:41:18 -080067#define MAC_ADDR_LEN 6
wdenk42d1f032003-10-15 23:53:47 +000068
Wolfgang Denk53677ef2008-05-20 16:00:29 +020069/* #define TSEC_TIMEOUT 1000000 */
Bin Meng9872b732016-01-11 22:41:18 -080070#define TSEC_TIMEOUT 1000
71#define TOUT_LOOP 1000000
wdenk42d1f032003-10-15 23:53:47 +000072
Andy Fleming2abe3612008-08-31 16:33:27 -050073/* TBI register addresses */
74#define TBI_CR 0x00
75#define TBI_SR 0x01
76#define TBI_ANA 0x04
77#define TBI_ANLPBPA 0x05
78#define TBI_ANEX 0x06
79#define TBI_TBICON 0x11
80
81/* TBI MDIO register bit fields*/
82#define TBICON_CLK_SELECT 0x0020
Bin Meng9872b732016-01-11 22:41:18 -080083#define TBIANA_ASYMMETRIC_PAUSE 0x0100
84#define TBIANA_SYMMETRIC_PAUSE 0x0080
Andy Fleming2abe3612008-08-31 16:33:27 -050085#define TBIANA_HALF_DUPLEX 0x0040
86#define TBIANA_FULL_DUPLEX 0x0020
87#define TBICR_PHY_RESET 0x8000
88#define TBICR_ANEG_ENABLE 0x1000
89#define TBICR_RESTART_ANEG 0x0200
90#define TBICR_FULL_DUPLEX 0x0100
91#define TBICR_SPEED1_SET 0x0040
92
wdenk42d1f032003-10-15 23:53:47 +000093/* MAC register bits */
94#define MACCFG1_SOFT_RESET 0x80000000
95#define MACCFG1_RESET_RX_MC 0x00080000
96#define MACCFG1_RESET_TX_MC 0x00040000
97#define MACCFG1_RESET_RX_FUN 0x00020000
Bin Meng9872b732016-01-11 22:41:18 -080098#define MACCFG1_RESET_TX_FUN 0x00010000
wdenk42d1f032003-10-15 23:53:47 +000099#define MACCFG1_LOOPBACK 0x00000100
100#define MACCFG1_RX_FLOW 0x00000020
101#define MACCFG1_TX_FLOW 0x00000010
102#define MACCFG1_SYNCD_RX_EN 0x00000008
103#define MACCFG1_RX_EN 0x00000004
104#define MACCFG1_SYNCD_TX_EN 0x00000002
105#define MACCFG1_TX_EN 0x00000001
106
107#define MACCFG2_INIT_SETTINGS 0x00007205
108#define MACCFG2_FULL_DUPLEX 0x00000001
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200109#define MACCFG2_IF 0x00000300
wdenk97d80fc2004-06-09 00:34:46 +0000110#define MACCFG2_GMII 0x00000200
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200111#define MACCFG2_MII 0x00000100
wdenk42d1f032003-10-15 23:53:47 +0000112
113#define ECNTRL_INIT_SETTINGS 0x00001000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200114#define ECNTRL_TBI_MODE 0x00000020
Andy Fleming063c1262011-04-08 02:10:54 -0500115#define ECNTRL_REDUCED_MODE 0x00000010
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500116#define ECNTRL_R100 0x00000008
Andy Fleming063c1262011-04-08 02:10:54 -0500117#define ECNTRL_REDUCED_MII_MODE 0x00000004
Andy Fleming81f481c2007-04-23 02:24:28 -0500118#define ECNTRL_SGMII_MODE 0x00000002
wdenk42d1f032003-10-15 23:53:47 +0000119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#ifndef CONFIG_SYS_TBIPA_VALUE
Bin Meng9872b732016-01-11 22:41:18 -0800121# define CONFIG_SYS_TBIPA_VALUE 0x1f
Joe Hammandcb84b72007-08-09 09:08:18 -0500122#endif
wdenk42d1f032003-10-15 23:53:47 +0000123
124#define MRBLR_INIT_SETTINGS PKTSIZE_ALIGN
125
126#define MINFLR_INIT_SETTINGS 0x00000040
127
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200128#define DMACTRL_INIT_SETTINGS 0x000000c3
129#define DMACTRL_GRS 0x00000010
130#define DMACTRL_GTS 0x00000008
Alison Wang52d00a82014-09-05 13:52:38 +0800131#define DMACTRL_LE 0x00008000
wdenk42d1f032003-10-15 23:53:47 +0000132
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200133#define TSTAT_CLEAR_THALT 0x80000000
134#define RSTAT_CLEAR_RHALT 0x00800000
wdenk42d1f032003-10-15 23:53:47 +0000135
wdenk42d1f032003-10-15 23:53:47 +0000136#define IEVENT_INIT_CLEAR 0xffffffff
137#define IEVENT_BABR 0x80000000
138#define IEVENT_RXC 0x40000000
139#define IEVENT_BSY 0x20000000
140#define IEVENT_EBERR 0x10000000
141#define IEVENT_MSRO 0x04000000
142#define IEVENT_GTSC 0x02000000
143#define IEVENT_BABT 0x01000000
144#define IEVENT_TXC 0x00800000
145#define IEVENT_TXE 0x00400000
146#define IEVENT_TXB 0x00200000
147#define IEVENT_TXF 0x00100000
148#define IEVENT_IE 0x00080000
149#define IEVENT_LC 0x00040000
150#define IEVENT_CRL 0x00020000
151#define IEVENT_XFUN 0x00010000
152#define IEVENT_RXB0 0x00008000
153#define IEVENT_GRSC 0x00000100
154#define IEVENT_RXF0 0x00000080
155
156#define IMASK_INIT_CLEAR 0x00000000
157#define IMASK_TXEEN 0x00400000
158#define IMASK_TXBEN 0x00200000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200159#define IMASK_TXFEN 0x00100000
wdenk42d1f032003-10-15 23:53:47 +0000160#define IMASK_RXFEN0 0x00000080
161
wdenk42d1f032003-10-15 23:53:47 +0000162/* Default Attribute fields */
Bin Meng9872b732016-01-11 22:41:18 -0800163#define ATTR_INIT_SETTINGS 0x000000c0
164#define ATTRELI_INIT_SETTINGS 0x00000000
wdenk42d1f032003-10-15 23:53:47 +0000165
166/* TxBD status field bits */
167#define TXBD_READY 0x8000
168#define TXBD_PADCRC 0x4000
169#define TXBD_WRAP 0x2000
170#define TXBD_INTERRUPT 0x1000
171#define TXBD_LAST 0x0800
172#define TXBD_CRC 0x0400
173#define TXBD_DEF 0x0200
174#define TXBD_HUGEFRAME 0x0080
175#define TXBD_LATECOLLISION 0x0080
176#define TXBD_RETRYLIMIT 0x0040
Bin Meng9872b732016-01-11 22:41:18 -0800177#define TXBD_RETRYCOUNTMASK 0x003c
wdenk42d1f032003-10-15 23:53:47 +0000178#define TXBD_UNDERRUN 0x0002
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200179#define TXBD_STATS 0x03ff
wdenk42d1f032003-10-15 23:53:47 +0000180
181/* RxBD status field bits */
182#define RXBD_EMPTY 0x8000
183#define RXBD_RO1 0x4000
184#define RXBD_WRAP 0x2000
185#define RXBD_INTERRUPT 0x1000
186#define RXBD_LAST 0x0800
187#define RXBD_FIRST 0x0400
188#define RXBD_MISS 0x0100
189#define RXBD_BROADCAST 0x0080
190#define RXBD_MULTICAST 0x0040
191#define RXBD_LARGE 0x0020
192#define RXBD_NONOCTET 0x0010
193#define RXBD_SHORT 0x0008
194#define RXBD_CRCERR 0x0004
195#define RXBD_OVERRUN 0x0002
196#define RXBD_TRUNCATED 0x0001
197#define RXBD_STATS 0x003f
198
Claudiu Manoil9c9141f2013-10-04 19:13:53 +0300199struct txbd8 {
Bin Meng9872b732016-01-11 22:41:18 -0800200 uint16_t status; /* Status Fields */
201 uint16_t length; /* Buffer length */
202 uint32_t bufptr; /* Buffer Pointer */
Claudiu Manoil9c9141f2013-10-04 19:13:53 +0300203};
wdenk42d1f032003-10-15 23:53:47 +0000204
Claudiu Manoil9c9141f2013-10-04 19:13:53 +0300205struct rxbd8 {
Bin Meng9872b732016-01-11 22:41:18 -0800206 uint16_t status; /* Status Fields */
207 uint16_t length; /* Buffer Length */
208 uint32_t bufptr; /* Buffer Pointer */
Claudiu Manoil9c9141f2013-10-04 19:13:53 +0300209};
wdenk42d1f032003-10-15 23:53:47 +0000210
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300211struct tsec_rmon_mib {
wdenk42d1f032003-10-15 23:53:47 +0000212 /* Transmit and Receive Counters */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300213 u32 tr64; /* Tx/Rx 64-byte Frame Counter */
214 u32 tr127; /* Tx/Rx 65-127 byte Frame Counter */
215 u32 tr255; /* Tx/Rx 128-255 byte Frame Counter */
216 u32 tr511; /* Tx/Rx 256-511 byte Frame Counter */
217 u32 tr1k; /* Tx/Rx 512-1023 byte Frame Counter */
218 u32 trmax; /* Tx/Rx 1024-1518 byte Frame Counter */
219 u32 trmgv; /* Tx/Rx 1519-1522 byte Good VLAN Frame */
wdenk42d1f032003-10-15 23:53:47 +0000220 /* Receive Counters */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300221 u32 rbyt; /* Receive Byte Counter */
222 u32 rpkt; /* Receive Packet Counter */
223 u32 rfcs; /* Receive FCS Error Counter */
224 u32 rmca; /* Receive Multicast Packet (Counter) */
225 u32 rbca; /* Receive Broadcast Packet */
226 u32 rxcf; /* Receive Control Frame Packet */
227 u32 rxpf; /* Receive Pause Frame Packet */
228 u32 rxuo; /* Receive Unknown OP Code */
229 u32 raln; /* Receive Alignment Error */
230 u32 rflr; /* Receive Frame Length Error */
231 u32 rcde; /* Receive Code Error */
232 u32 rcse; /* Receive Carrier Sense Error */
233 u32 rund; /* Receive Undersize Packet */
234 u32 rovr; /* Receive Oversize Packet */
235 u32 rfrg; /* Receive Fragments */
236 u32 rjbr; /* Receive Jabber */
237 u32 rdrp; /* Receive Drop */
wdenk42d1f032003-10-15 23:53:47 +0000238 /* Transmit Counters */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300239 u32 tbyt; /* Transmit Byte Counter */
240 u32 tpkt; /* Transmit Packet */
241 u32 tmca; /* Transmit Multicast Packet */
242 u32 tbca; /* Transmit Broadcast Packet */
243 u32 txpf; /* Transmit Pause Control Frame */
244 u32 tdfr; /* Transmit Deferral Packet */
245 u32 tedf; /* Transmit Excessive Deferral Packet */
246 u32 tscl; /* Transmit Single Collision Packet */
wdenk42d1f032003-10-15 23:53:47 +0000247 /* (0x2_n700) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300248 u32 tmcl; /* Transmit Multiple Collision Packet */
249 u32 tlcl; /* Transmit Late Collision Packet */
250 u32 txcl; /* Transmit Excessive Collision Packet */
251 u32 tncl; /* Transmit Total Collision */
wdenk42d1f032003-10-15 23:53:47 +0000252
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300253 u32 res2;
wdenk42d1f032003-10-15 23:53:47 +0000254
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300255 u32 tdrp; /* Transmit Drop Frame */
256 u32 tjbr; /* Transmit Jabber Frame */
257 u32 tfcs; /* Transmit FCS Error */
258 u32 txcf; /* Transmit Control Frame */
259 u32 tovr; /* Transmit Oversize Frame */
260 u32 tund; /* Transmit Undersize Frame */
261 u32 tfrg; /* Transmit Fragments Frame */
wdenk42d1f032003-10-15 23:53:47 +0000262 /* General Registers */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300263 u32 car1; /* Carry Register One */
264 u32 car2; /* Carry Register Two */
265 u32 cam1; /* Carry Register One Mask */
266 u32 cam2; /* Carry Register Two Mask */
267};
wdenk42d1f032003-10-15 23:53:47 +0000268
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300269struct tsec_hash_regs {
270 u32 iaddr0; /* Individual Address Register 0 */
271 u32 iaddr1; /* Individual Address Register 1 */
272 u32 iaddr2; /* Individual Address Register 2 */
273 u32 iaddr3; /* Individual Address Register 3 */
274 u32 iaddr4; /* Individual Address Register 4 */
275 u32 iaddr5; /* Individual Address Register 5 */
276 u32 iaddr6; /* Individual Address Register 6 */
277 u32 iaddr7; /* Individual Address Register 7 */
278 u32 res1[24];
279 u32 gaddr0; /* Group Address Register 0 */
280 u32 gaddr1; /* Group Address Register 1 */
281 u32 gaddr2; /* Group Address Register 2 */
282 u32 gaddr3; /* Group Address Register 3 */
283 u32 gaddr4; /* Group Address Register 4 */
284 u32 gaddr5; /* Group Address Register 5 */
285 u32 gaddr6; /* Group Address Register 6 */
286 u32 gaddr7; /* Group Address Register 7 */
287 u32 res2[24];
288};
wdenk42d1f032003-10-15 23:53:47 +0000289
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300290struct tsec {
wdenk42d1f032003-10-15 23:53:47 +0000291 /* General Control and Status Registers (0x2_n000) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300292 u32 res000[4];
wdenk42d1f032003-10-15 23:53:47 +0000293
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300294 u32 ievent; /* Interrupt Event */
295 u32 imask; /* Interrupt Mask */
296 u32 edis; /* Error Disabled */
297 u32 res01c;
298 u32 ecntrl; /* Ethernet Control */
299 u32 minflr; /* Minimum Frame Length */
300 u32 ptv; /* Pause Time Value */
301 u32 dmactrl; /* DMA Control */
302 u32 tbipa; /* TBI PHY Address */
wdenk42d1f032003-10-15 23:53:47 +0000303
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300304 u32 res034[3];
305 u32 res040[48];
wdenk42d1f032003-10-15 23:53:47 +0000306
307 /* Transmit Control and Status Registers (0x2_n100) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300308 u32 tctrl; /* Transmit Control */
309 u32 tstat; /* Transmit Status */
310 u32 res108;
311 u32 tbdlen; /* Tx BD Data Length */
312 u32 res110[5];
313 u32 ctbptr; /* Current TxBD Pointer */
314 u32 res128[23];
315 u32 tbptr; /* TxBD Pointer */
316 u32 res188[30];
wdenk42d1f032003-10-15 23:53:47 +0000317 /* (0x2_n200) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300318 u32 res200;
319 u32 tbase; /* TxBD Base Address */
320 u32 res208[42];
321 u32 ostbd; /* Out of Sequence TxBD */
322 u32 ostbdp; /* Out of Sequence Tx Data Buffer Pointer */
323 u32 res2b8[18];
wdenk42d1f032003-10-15 23:53:47 +0000324
325 /* Receive Control and Status Registers (0x2_n300) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300326 u32 rctrl; /* Receive Control */
327 u32 rstat; /* Receive Status */
328 u32 res308;
329 u32 rbdlen; /* RxBD Data Length */
330 u32 res310[4];
331 u32 res320;
Bin Meng9872b732016-01-11 22:41:18 -0800332 u32 crbptr; /* Current Receive Buffer Pointer */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300333 u32 res328[6];
Bin Meng9872b732016-01-11 22:41:18 -0800334 u32 mrblr; /* Maximum Receive Buffer Length */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300335 u32 res344[16];
Bin Meng9872b732016-01-11 22:41:18 -0800336 u32 rbptr; /* RxBD Pointer */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300337 u32 res388[30];
wdenk42d1f032003-10-15 23:53:47 +0000338 /* (0x2_n400) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300339 u32 res400;
Bin Meng9872b732016-01-11 22:41:18 -0800340 u32 rbase; /* RxBD Base Address */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300341 u32 res408[62];
wdenk42d1f032003-10-15 23:53:47 +0000342
343 /* MAC Registers (0x2_n500) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300344 u32 maccfg1; /* MAC Configuration #1 */
345 u32 maccfg2; /* MAC Configuration #2 */
346 u32 ipgifg; /* Inter Packet Gap/Inter Frame Gap */
347 u32 hafdup; /* Half-duplex */
348 u32 maxfrm; /* Maximum Frame */
349 u32 res514;
350 u32 res518;
wdenk42d1f032003-10-15 23:53:47 +0000351
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300352 u32 res51c;
wdenk42d1f032003-10-15 23:53:47 +0000353
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300354 u32 resmdio[6];
wdenk42d1f032003-10-15 23:53:47 +0000355
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300356 u32 res538;
wdenk42d1f032003-10-15 23:53:47 +0000357
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300358 u32 ifstat; /* Interface Status */
359 u32 macstnaddr1; /* Station Address, part 1 */
360 u32 macstnaddr2; /* Station Address, part 2 */
361 u32 res548[46];
wdenk42d1f032003-10-15 23:53:47 +0000362
363 /* (0x2_n600) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300364 u32 res600[32];
wdenk42d1f032003-10-15 23:53:47 +0000365
366 /* RMON MIB Registers (0x2_n680-0x2_n73c) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300367 struct tsec_rmon_mib rmon;
368 u32 res740[48];
wdenk42d1f032003-10-15 23:53:47 +0000369
370 /* Hash Function Registers (0x2_n800) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300371 struct tsec_hash_regs hash;
wdenk42d1f032003-10-15 23:53:47 +0000372
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300373 u32 res900[128];
wdenk42d1f032003-10-15 23:53:47 +0000374
375 /* Pattern Registers (0x2_nb00) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300376 u32 resb00[62];
377 u32 attr; /* Default Attribute Register */
378 u32 attreli; /* Default Attribute Extract Length and Index */
wdenk42d1f032003-10-15 23:53:47 +0000379
380 /* TSEC Future Expansion Space (0x2_nc00-0x2_nffc) */
Claudiu Manoil82ef75c2013-09-30 12:44:46 +0300381 u32 resc00[256];
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300382};
wdenk42d1f032003-10-15 23:53:47 +0000383
Bin Meng9872b732016-01-11 22:41:18 -0800384#define TSEC_GIGABIT (1 << 0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500385
Andy Fleming063c1262011-04-08 02:10:54 -0500386/* These flags currently only have meaning if we're using the eTSEC */
Peter Tyser5f6b1442009-11-09 13:09:48 -0600387#define TSEC_REDUCED (1 << 1) /* MAC-PHY interface uses RGMII */
388#define TSEC_SGMII (1 << 2) /* MAC-PHY interface uses SGMII */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500389
Bin Menge677da92016-01-11 22:41:20 -0800390#define TX_BUF_CNT 2
391
wdenk97d80fc2004-06-09 00:34:46 +0000392struct tsec_private {
Bin Menge677da92016-01-11 22:41:20 -0800393 struct txbd8 __iomem txbd[TX_BUF_CNT];
394 struct rxbd8 __iomem rxbd[PKTBUFSRX];
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300395 struct tsec __iomem *regs;
396 struct tsec_mii_mng __iomem *phyregs_sgmii;
Andy Fleming063c1262011-04-08 02:10:54 -0500397 struct phy_device *phydev;
398 phy_interface_t interface;
399 struct mii_dev *bus;
wdenk97d80fc2004-06-09 00:34:46 +0000400 uint phyaddr;
Andy Fleming063c1262011-04-08 02:10:54 -0500401 char mii_devname[16];
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500402 u32 flags;
Bin Meng362b1232016-01-11 22:41:19 -0800403 uint rx_idx; /* index of the current RX buffer */
404 uint tx_idx; /* index of the current TX buffer */
Bin Meng56a27a12016-01-11 22:41:22 -0800405 struct eth_device *dev;
wdenk97d80fc2004-06-09 00:34:46 +0000406};
407
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500408struct tsec_info_struct {
Claudiu Manoilaec84bf2013-09-30 12:44:42 +0300409 struct tsec __iomem *regs;
410 struct tsec_mii_mng __iomem *miiregs_sgmii;
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500411 char *devname;
Andy Fleming063c1262011-04-08 02:10:54 -0500412 char *mii_devname;
413 phy_interface_t interface;
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500414 unsigned int phyaddr;
415 u32 flags;
Andy Flemingdd3d1f52008-08-31 16:33:25 -0500416};
417
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500418int tsec_standard_init(bd_t *bis);
419int tsec_eth_init(bd_t *bis, struct tsec_info_struct *tsec_info, int num);
420
wdenk42d1f032003-10-15 23:53:47 +0000421#endif /* __TSEC_H */