blob: ae7959b1eb6eb688c24b907a872a2d3d3bec221e [file] [log] [blame]
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -04001/*
2 * (C) Copyright 2010
3 * ISEE 2007 SL, <www.iseebcn.com>
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -04006 */
7#include <common.h>
Enric Balletbo i Serraf3b4bc42015-01-28 15:01:32 +01008#include <status_led.h>
Simon Glassb3f4ca12014-10-22 21:37:15 -06009#include <dm.h>
10#include <ns16550.h>
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040011#include <twl4030.h>
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000012#include <netdev.h>
Ladislav Michlfe9f6282016-07-12 20:28:34 +020013#include <spl.h>
Sanjeev Premi84c3b632011-09-08 10:51:01 -040014#include <asm/gpio.h>
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000015#include <asm/io.h>
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040016#include <asm/arch/mem.h>
Enric Balletbo i Serraf49d7b62010-11-04 15:34:33 -040017#include <asm/arch/mmc_host_def.h>
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040018#include <asm/arch/mux.h>
19#include <asm/arch/sys_proto.h>
20#include <asm/mach-types.h>
Ladislav Michla5debaa2016-07-12 20:28:33 +020021#include <linux/mtd/mtd.h>
Ladislav Michl97ee7062016-07-12 20:28:31 +020022#include <linux/mtd/nand.h>
23#include <linux/mtd/nand.h>
24#include <linux/mtd/onenand.h>
25#include <jffs2/load_kernel.h>
Ladislav Michl568b4712017-01-09 11:21:06 +010026#include <mtd_node.h>
27#include <fdt_support.h>
Javier Martinez Canillas77eea282012-12-27 01:35:56 +000028#include "igep00x0.h"
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040029
John Rigby29565322010-12-20 18:27:51 -070030DECLARE_GLOBAL_DATA_PTR;
31
Simon Glassb3f4ca12014-10-22 21:37:15 -060032static const struct ns16550_platdata igep_serial = {
Adam Ford2f6ed3b2016-03-07 21:08:49 -060033 .base = OMAP34XX_UART3,
34 .reg_shift = 2,
35 .clock = V_NS16550_CLK
Simon Glassb3f4ca12014-10-22 21:37:15 -060036};
37
38U_BOOT_DEVICE(igep_uart) = {
Thomas Chouc7b96862015-11-19 21:48:12 +080039 "ns16550_serial",
Simon Glassb3f4ca12014-10-22 21:37:15 -060040 &igep_serial
41};
42
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040043/*
44 * Routine: board_init
45 * Description: Early hardware init.
46 */
47int board_init(void)
48{
Ladislav Michl97ee7062016-07-12 20:28:31 +020049 int loops = 100;
50
51 /* find out flash memory type, assume NAND first */
52 gpmc_cs0_flash = MTD_DEV_TYPE_NAND;
53 gpmc_init();
54
55 /* Issue a RESET and then READID */
56 writeb(NAND_CMD_RESET, &gpmc_cfg->cs[0].nand_cmd);
57 writeb(NAND_CMD_STATUS, &gpmc_cfg->cs[0].nand_cmd);
58 while ((readl(&gpmc_cfg->cs[0].nand_dat) & NAND_STATUS_READY)
59 != NAND_STATUS_READY) {
60 udelay(1);
61 if (--loops == 0) {
62 gpmc_cs0_flash = MTD_DEV_TYPE_ONENAND;
63 gpmc_init(); /* reinitialize for OneNAND */
64 break;
65 }
66 }
67
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040068 /* boot param addr */
69 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
70
Enric Balletbo i Serraf3b4bc42015-01-28 15:01:32 +010071#if defined(CONFIG_STATUS_LED) && defined(STATUS_LED_BOOT)
72 status_led_set(STATUS_LED_BOOT, STATUS_LED_ON);
73#endif
74
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -040075 return 0;
76}
77
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000078#ifdef CONFIG_SPL_BUILD
79/*
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000080 * Routine: get_board_mem_timings
81 * Description: If we use SPL then there is no x-loader nor config header
82 * so we have to setup the DDR timings ourself on both banks.
83 */
Peter Barada8c4445d2012-11-13 07:40:28 +000084void get_board_mem_timings(struct board_sdrc_timings *timings)
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000085{
Ladislav Michl97ee7062016-07-12 20:28:31 +020086 int mfr, id, err = identify_nand_chip(&mfr, &id);
Javier Martinez Canillasd271a612012-07-28 01:19:34 +000087
Ladislav Michl97ee7062016-07-12 20:28:31 +020088 timings->mr = MICRON_V_MR_165;
Ladislav Michl4fa72bd2016-11-04 12:59:46 +010089 if (!err) {
90 switch (mfr) {
91 case NAND_MFR_HYNIX:
92 timings->mcfg = HYNIX_V_MCFG_200(256 << 20);
93 timings->ctrla = HYNIX_V_ACTIMA_200;
94 timings->ctrlb = HYNIX_V_ACTIMB_200;
95 break;
96 case NAND_MFR_MICRON:
97 timings->mcfg = MICRON_V_MCFG_200(256 << 20);
98 timings->ctrla = MICRON_V_ACTIMA_200;
99 timings->ctrlb = MICRON_V_ACTIMB_200;
100 break;
101 default:
102 /* Should not happen... */
103 break;
104 }
Peter Barada8c4445d2012-11-13 07:40:28 +0000105 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
Ladislav Michl97ee7062016-07-12 20:28:31 +0200106 gpmc_cs0_flash = MTD_DEV_TYPE_NAND;
107 } else {
108 if (get_cpu_family() == CPU_OMAP34XX) {
109 timings->mcfg = NUMONYX_V_MCFG_165(256 << 20);
110 timings->ctrla = NUMONYX_V_ACTIMA_165;
111 timings->ctrlb = NUMONYX_V_ACTIMB_165;
112 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
113 } else {
114 timings->mcfg = NUMONYX_V_MCFG_200(256 << 20);
115 timings->ctrla = NUMONYX_V_ACTIMA_200;
116 timings->ctrlb = NUMONYX_V_ACTIMB_200;
117 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz;
118 }
119 gpmc_cs0_flash = MTD_DEV_TYPE_ONENAND;
Javier Martinez Canillasd271a612012-07-28 01:19:34 +0000120 }
Javier Martinez Canillasd271a612012-07-28 01:19:34 +0000121}
Ladislav Michlfe9f6282016-07-12 20:28:34 +0200122
123#ifdef CONFIG_SPL_OS_BOOT
124int spl_start_uboot(void)
125{
126 /* break into full u-boot on 'c' */
127 if (serial_tstc() && serial_getc() == 'c')
128 return 1;
129
130 return 0;
131}
132#endif
Javier Martinez Canillasd271a612012-07-28 01:19:34 +0000133#endif
134
Ladislav Michl97ee7062016-07-12 20:28:31 +0200135int onenand_board_init(struct mtd_info *mtd)
136{
137 if (gpmc_cs0_flash == MTD_DEV_TYPE_ONENAND) {
138 struct onenand_chip *this = mtd->priv;
139 this->base = (void *)CONFIG_SYS_ONENAND_BASE;
140 return 0;
141 }
142 return 1;
143}
144
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000145#if defined(CONFIG_CMD_NET)
Ladislav Michl6ed75ba2016-01-04 23:07:59 +0100146static void reset_net_chip(int gpio)
147{
148 if (!gpio_request(gpio, "eth nrst")) {
149 gpio_direction_output(gpio, 1);
150 udelay(1);
151 gpio_set_value(gpio, 0);
152 udelay(40);
153 gpio_set_value(gpio, 1);
154 mdelay(10);
155 }
156}
157
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400158/*
159 * Routine: setup_net_chip
160 * Description: Setting up the configuration GPMC registers specific to the
161 * Ethernet hardware.
162 */
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400163static void setup_net_chip(void)
164{
165 struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
Ladislav Michlb0c47632016-07-12 20:28:28 +0200166 static const u32 gpmc_lan_config[] = {
167 NET_LAN9221_GPMC_CONFIG1,
168 NET_LAN9221_GPMC_CONFIG2,
169 NET_LAN9221_GPMC_CONFIG3,
170 NET_LAN9221_GPMC_CONFIG4,
171 NET_LAN9221_GPMC_CONFIG5,
172 NET_LAN9221_GPMC_CONFIG6,
173 };
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400174
Ladislav Michl6ed75ba2016-01-04 23:07:59 +0100175 enable_gpmc_cs_config(gpmc_lan_config, &gpmc_cfg->cs[5],
176 CONFIG_SMC911X_BASE, GPMC_SIZE_16M);
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400177
178 /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
179 writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
180 /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
181 writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
182 /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
183 writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
184 &ctrl_base->gpmc_nadv_ale);
185
Ladislav Michl6ed75ba2016-01-04 23:07:59 +0100186 reset_net_chip(64);
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400187}
Ladislav Michlb0c47632016-07-12 20:28:28 +0200188
189int board_eth_init(bd_t *bis)
190{
191#ifdef CONFIG_SMC911X
192 return smc911x_initialize(0, CONFIG_SMC911X_BASE);
193#else
194 return 0;
195#endif
196}
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000197#else
198static inline void setup_net_chip(void) {}
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400199#endif
200
Javier Martinez Canillasd271a612012-07-28 01:19:34 +0000201#if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
Enric Balletbo i Serraf49d7b62010-11-04 15:34:33 -0400202int board_mmc_init(bd_t *bis)
203{
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000204 return omap_mmc_init(0, 0, 0, -1, -1);
Enric Balletbo i Serraf49d7b62010-11-04 15:34:33 -0400205}
206#endif
207
Paul Kocialkowskiaac54502014-11-08 20:55:47 +0100208#if defined(CONFIG_GENERIC_MMC)
209void board_mmc_power_init(void)
210{
211 twl4030_power_mmc_init(0);
212}
213#endif
214
Ladislav Michl568b4712017-01-09 11:21:06 +0100215#ifdef CONFIG_OF_BOARD_SETUP
216int ft_board_setup(void *blob, bd_t *bd)
217{
218#ifdef CONFIG_FDT_FIXUP_PARTITIONS
219 static struct node_info nodes[] = {
220 { "ti,omap2-nand", MTD_DEV_TYPE_NAND, },
221 { "ti,omap2-onenand", MTD_DEV_TYPE_ONENAND, },
222 };
223
224 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
225#endif
226 return 0;
227}
228#endif
229
Javier Martinez Canillasa2fa28b2013-08-07 17:53:19 +0200230void set_fdt(void)
231{
232 switch (gd->bd->bi_arch_number) {
233 case MACH_TYPE_IGEP0020:
Enric Balletbò i Serra40372242015-09-07 08:28:09 +0200234 setenv("fdtfile", "omap3-igep0020.dtb");
Javier Martinez Canillasa2fa28b2013-08-07 17:53:19 +0200235 break;
236 case MACH_TYPE_IGEP0030:
Enric Balletbò i Serra40372242015-09-07 08:28:09 +0200237 setenv("fdtfile", "omap3-igep0030.dtb");
Javier Martinez Canillasa2fa28b2013-08-07 17:53:19 +0200238 break;
239 }
240}
241
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400242/*
243 * Routine: misc_init_r
244 * Description: Configure board specific parts
245 */
246int misc_init_r(void)
247{
248 twl4030_power_init();
249
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400250 setup_net_chip();
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400251
Paul Kocialkowski679f82c2015-08-27 19:37:13 +0200252 omap_die_id_display();
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400253
Javier Martinez Canillasa2fa28b2013-08-07 17:53:19 +0200254 set_fdt();
255
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400256 return 0;
257}
258
Ladislav Michla5debaa2016-07-12 20:28:33 +0200259void board_mtdparts_default(const char **mtdids, const char **mtdparts)
260{
261 struct mtd_info *mtd = get_mtd_device(NULL, 0);
262 if (mtd) {
263 static char ids[24];
264 static char parts[48];
265 const char *linux_name = "omap2-nand";
266 if (strncmp(mtd->name, "onenand0", 8) == 0)
267 linux_name = "omap2-onenand";
268 snprintf(ids, sizeof(ids), "%s=%s", mtd->name, linux_name);
269 snprintf(parts, sizeof(parts), "mtdparts=%s:%dk(SPL),-(UBI)",
270 linux_name, 4 * mtd->erasesize >> 10);
271 *mtdids = ids;
272 *mtdparts = parts;
273 }
274}
275
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400276/*
277 * Routine: set_muxconf_regs
278 * Description: Setting up the configuration Mux registers specific to the
279 * hardware. Many pins need to be moved from protect to primary
280 * mode.
281 */
282void set_muxconf_regs(void)
283{
284 MUX_DEFAULT();
Javier Martinez Canillas77eea282012-12-27 01:35:56 +0000285
286#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0020)
287 MUX_IGEP0020();
288#endif
289
290#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0030)
291 MUX_IGEP0030();
292#endif
Enric Balletbo i Serra8a3f6bb2010-10-14 16:54:59 -0400293}