Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2004 Arabella Software Ltd. |
| 3 | * Yuli Barcohen <yuli@arabellasw.com> |
| 4 | * |
| 5 | * U-Boot configuration for Embedded Planet EP8248 boards. |
| 6 | * |
| 7 | * See file CREDITS for list of people who contributed to this |
| 8 | * project. |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
| 25 | |
| 26 | #ifndef __CONFIG_H |
| 27 | #define __CONFIG_H |
| 28 | |
| 29 | #define CONFIG_MPC8248 |
| 30 | #define CPU_ID_STR "MPC8248" |
| 31 | |
| 32 | #define CONFIG_EP8248 /* Embedded Planet EP8248 board */ |
| 33 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 34 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
| 35 | |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 36 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
| 37 | |
| 38 | /* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */ |
| 39 | #define CONFIG_ENV_OVERWRITE |
| 40 | |
| 41 | /* |
| 42 | * Select serial console configuration |
| 43 | * |
| 44 | * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then |
| 45 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 |
| 46 | * for SCC). |
| 47 | */ |
| 48 | #define CONFIG_CONS_ON_SMC /* Console is on SMC */ |
| 49 | #undef CONFIG_CONS_ON_SCC /* It's not on SCC */ |
| 50 | #undef CONFIG_CONS_NONE /* It's not on external UART */ |
| 51 | #define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */ |
| 52 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 53 | #define CONFIG_SYS_BCSR 0xFA000000 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 54 | |
Marcel Ziswiler | 45f89f3 | 2009-09-09 21:22:08 +0200 | [diff] [blame] | 55 | /* Pass open firmware flat device tree */ |
| 56 | #define CONFIG_OF_LIBFDT 1 |
| 57 | #define CONFIG_OF_BOARD_SETUP 1 |
| 58 | |
| 59 | #define OF_TBCLK (bd->bi_busfreq / 4) |
| 60 | #define OF_STDOUT_PATH "/soc/cpm/serial <at> 11a80" |
| 61 | |
| 62 | /* Select ethernet configuration */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 63 | #undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */ |
| 64 | #define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */ |
| 65 | #undef CONFIG_ETHER_NONE /* No external Ethernet */ |
| 66 | |
Marcel Ziswiler | 45f89f3 | 2009-09-09 21:22:08 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_CPMFCR_RAMTYPE 0 |
| 68 | #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 69 | |
Marcel Ziswiler | 45f89f3 | 2009-09-09 21:22:08 +0200 | [diff] [blame] | 70 | #define CONFIG_HAS_ETH0 |
| 71 | #define CONFIG_ETHER_ON_FCC1 1 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 72 | /* - Rx clock is CLK10 |
| 73 | * - Tx clock is CLK11 |
| 74 | * - BDs/buffers on 60x bus |
| 75 | * - Full duplex |
| 76 | */ |
Marcel Ziswiler | 45f89f3 | 2009-09-09 21:22:08 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK) |
| 78 | #define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK10 | CMXFCR_TF1CS_CLK11) |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 79 | |
Marcel Ziswiler | 45f89f3 | 2009-09-09 21:22:08 +0200 | [diff] [blame] | 80 | #define CONFIG_HAS_ETH1 |
| 81 | #define CONFIG_ETHER_ON_FCC2 1 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 82 | /* - Rx clock is CLK13 |
| 83 | * - Tx clock is CLK14 |
| 84 | * - BDs/buffers on 60x bus |
| 85 | * - Full duplex |
| 86 | */ |
Marcel Ziswiler | 45f89f3 | 2009-09-09 21:22:08 +0200 | [diff] [blame] | 87 | #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) |
| 88 | #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 89 | |
| 90 | #define CONFIG_MII /* MII PHY management */ |
| 91 | #define CONFIG_BITBANGMII /* Bit-banged MDIO interface */ |
| 92 | /* |
| 93 | * GPIO pins used for bit-banged MII communications |
| 94 | */ |
| 95 | #define MDIO_PORT 0 /* Not used - implemented in BCSR */ |
Luigi 'Comio' Mantellini | be22544 | 2009-10-10 12:42:22 +0200 | [diff] [blame] | 96 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 97 | #define MDIO_ACTIVE (*(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFB) |
| 98 | #define MDIO_TRISTATE (*(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x04) |
| 99 | #define MDIO_READ (*(vu_char *)(CONFIG_SYS_BCSR + 8) & 1) |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 100 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | #define MDIO(bit) if(bit) *(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x01; \ |
| 102 | else *(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFE |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 103 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define MDC(bit) if(bit) *(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x02; \ |
| 105 | else *(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFD |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 106 | |
| 107 | #define MIIDELAY udelay(1) |
| 108 | |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 109 | #ifndef CONFIG_8260_CLKIN |
| 110 | #define CONFIG_8260_CLKIN 66000000 /* in Hz */ |
| 111 | #endif |
| 112 | |
| 113 | #define CONFIG_BAUDRATE 38400 |
| 114 | |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 115 | |
Jon Loeliger | 1bec3d3 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 116 | /* |
Jon Loeliger | 80ff4f9 | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 117 | * BOOTP options |
| 118 | */ |
| 119 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 120 | #define CONFIG_BOOTP_BOOTPATH |
| 121 | #define CONFIG_BOOTP_GATEWAY |
| 122 | #define CONFIG_BOOTP_HOSTNAME |
| 123 | |
| 124 | |
| 125 | /* |
Jon Loeliger | 1bec3d3 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 126 | * Command line configuration. |
| 127 | */ |
| 128 | #include <config_cmd_default.h> |
| 129 | |
| 130 | #define CONFIG_CMD_DHCP |
| 131 | #define CONFIG_CMD_ECHO |
| 132 | #define CONFIG_CMD_I2C |
| 133 | #define CONFIG_CMD_IMMAP |
| 134 | #define CONFIG_CMD_MII |
| 135 | #define CONFIG_CMD_PING |
| 136 | |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 137 | |
| 138 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 139 | #define CONFIG_BOOTCOMMAND "bootm FF860000" /* autoboot command */ |
| 140 | #define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=phys:7M(root),-(root)ro" |
| 141 | |
Jon Loeliger | 1bec3d3 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 142 | #if defined(CONFIG_CMD_KGDB) |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 143 | #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */ |
| 144 | #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */ |
| 145 | #undef CONFIG_KGDB_NONE /* define if kgdb on something else */ |
| 146 | #define CONFIG_KGDB_INDEX 1 /* which serial channel for kgdb */ |
| 147 | #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */ |
| 148 | #endif |
| 149 | |
| 150 | #define CONFIG_BZIP2 /* include support for bzip2 compressed images */ |
| 151 | #undef CONFIG_WATCHDOG /* disable platform specific watchdog */ |
| 152 | |
| 153 | /* |
| 154 | * Miscellaneous configurable options |
| 155 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_HUSH_PARSER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 158 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Jon Loeliger | 1bec3d3 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 159 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 161 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 163 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 165 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 166 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 167 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ |
| 169 | #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 170 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 171 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 172 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 174 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 176 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_FLASH_BASE 0xFF800000 |
| 178 | #define CONFIG_SYS_FLASH_CFI |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 179 | #define CONFIG_FLASH_CFI_DRIVER |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */ |
| 181 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 182 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 183 | #define CONFIG_SYS_DIRECT_FLASH_TFTP |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 184 | |
Jon Loeliger | 1bec3d3 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 185 | #if defined(CONFIG_CMD_JFFS2) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_JFFS2_FIRST_BANK 0 |
| 187 | #define CONFIG_SYS_JFFS2_NUM_BANKS CONFIG_SYS_MAX_FLASH_BANKS |
| 188 | #define CONFIG_SYS_JFFS2_FIRST_SECTOR 0 |
| 189 | #define CONFIG_SYS_JFFS2_LAST_SECTOR 62 |
| 190 | #define CONFIG_SYS_JFFS2_SORT_FRAGMENTS |
| 191 | #define CONFIG_SYS_JFFS_CUSTOM_PART |
Jon Loeliger | 80ff4f9 | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 192 | #endif |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 193 | |
Jon Loeliger | 1bec3d3 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 194 | #if defined(CONFIG_CMD_I2C) |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 195 | #define CONFIG_HARD_I2C 1 /* To enable I2C support */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */ |
| 197 | #define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */ |
Jon Loeliger | 80ff4f9 | 2007-07-10 09:29:01 -0500 | [diff] [blame] | 198 | #endif |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 199 | |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 201 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 202 | #define CONFIG_SYS_RAMBOOT |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 203 | #endif |
| 204 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 205 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 206 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 207 | #define CONFIG_ENV_IS_IN_FLASH |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 208 | |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 209 | #ifdef CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 210 | #define CONFIG_ENV_SECT_SIZE 0x20000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 212 | #endif /* CONFIG_ENV_IS_IN_FLASH */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 213 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 214 | #define CONFIG_SYS_DEFAULT_IMMR 0x00010000 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 215 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | #define CONFIG_SYS_IMMR 0xF0000000 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 217 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in DPRAM */ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 222 | |
| 223 | /* Hard reset configuration word */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 224 | #define CONFIG_SYS_HRCW_MASTER 0x0C40025A /* Not used - provided by FPGA */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 225 | /* No slaves */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_HRCW_SLAVE1 0 |
| 227 | #define CONFIG_SYS_HRCW_SLAVE2 0 |
| 228 | #define CONFIG_SYS_HRCW_SLAVE3 0 |
| 229 | #define CONFIG_SYS_HRCW_SLAVE4 0 |
| 230 | #define CONFIG_SYS_HRCW_SLAVE5 0 |
| 231 | #define CONFIG_SYS_HRCW_SLAVE6 0 |
| 232 | #define CONFIG_SYS_HRCW_SLAVE7 0 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 233 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */ |
| 235 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 236 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 237 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */ |
Jon Loeliger | 1bec3d3 | 2007-07-04 22:32:10 -0500 | [diff] [blame] | 238 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 239 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 240 | #endif |
| 241 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_HID0_INIT 0 |
| 243 | #define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE) |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 244 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 245 | #define CONFIG_SYS_HID2 0 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 246 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_SIUMCR 0x01240200 |
| 248 | #define CONFIG_SYS_SYPCR 0xFFFF0683 |
| 249 | #define CONFIG_SYS_BCR 0x00000000 |
| 250 | #define CONFIG_SYS_SCCR SCCR_DFBRG01 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 251 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 252 | #define CONFIG_SYS_RMR RMR_CSRE |
| 253 | #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE) |
| 254 | #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE) |
| 255 | #define CONFIG_SYS_RCCR 0 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 256 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 257 | #define CONFIG_SYS_MPTPR 0x1300 |
| 258 | #define CONFIG_SYS_PSDMR 0x82672522 |
| 259 | #define CONFIG_SYS_PSRT 0x4B |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 260 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 261 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 262 | #define CONFIG_SYS_SDRAM_BR (CONFIG_SYS_SDRAM_BASE | 0x00001841) |
| 263 | #define CONFIG_SYS_SDRAM_OR 0xFF0030C0 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 264 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 265 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x00001801) |
| 266 | #define CONFIG_SYS_OR0_PRELIM 0xFF8008C2 |
| 267 | #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_BCSR | 0x00000801) |
| 268 | #define CONFIG_SYS_OR2_PRELIM 0xFFF00864 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 269 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 270 | #define CONFIG_SYS_RESET_ADDRESS 0xC0000000 |
Wolfgang Denk | f901a83 | 2005-08-06 01:42:58 +0200 | [diff] [blame] | 271 | |
| 272 | #endif /* __CONFIG_H */ |