blob: 6d93bf07497847f4f60e912041c4415ab3c3c8d1 [file] [log] [blame]
Sascha Hauerde1b6862008-04-15 00:08:20 -04001/*
2 * SMSC LAN9[12]1[567] Network driver
3 *
Stelian Popcce9cfd2008-05-08 22:52:09 +02004 * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
Sascha Hauerde1b6862008-04-15 00:08:20 -04005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
26
27#ifdef CONFIG_DRIVER_SMC911X
28
29#include <command.h>
30#include <net.h>
31#include <miiphy.h>
32
Jens Gehrlein557b3772008-05-05 14:06:11 +020033#if defined (CONFIG_DRIVER_SMC911X_32_BIT) && \
34 defined (CONFIG_DRIVER_SMC911X_16_BIT)
35#error "SMC911X: Only one of CONFIG_DRIVER_SMC911X_32_BIT and \
36 CONFIG_DRIVER_SMC911X_16_BIT shall be set"
37#endif
38
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +000039#ifdef CONFIG_DRIVER_SMC911X_32_BIT
40static inline u32 reg_read(u32 addr)
41{
42 return *(volatile u32*)addr;
43}
44static inline void reg_write(u32 addr, u32 val)
45{
46 *(volatile u32*)addr = val;
47}
Jens Gehrlein557b3772008-05-05 14:06:11 +020048#elif CONFIG_DRIVER_SMC911X_16_BIT
49static inline u32 reg_read(u32 addr)
50{
51 volatile u16 *addr_16 = (u16 *)addr;
52 return ((*addr_16 & 0x0000ffff) | (*(addr_16 + 1) << 16));
53}
54static inline void reg_write(u32 addr, u32 val)
55{
56 *(volatile u16*)addr = (u16)val;
57 *(volatile u16*)(addr + 2) = (u16)(val >> 16);
58}
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +000059#else
Jens Gehrlein557b3772008-05-05 14:06:11 +020060#error "SMC911X: undefined bus width"
61#endif /* CONFIG_DRIVER_SMC911X_16_BIT */
Sascha Hauerde1b6862008-04-15 00:08:20 -040062
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +000063#define mdelay(n) udelay((n)*1000)
Sascha Hauerde1b6862008-04-15 00:08:20 -040064
65/* Below are the register offsets and bit definitions
66 * of the Lan911x memory space
67 */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +000068#define RX_DATA_FIFO (CONFIG_DRIVER_SMC911X_BASE + 0x00)
Sascha Hauerde1b6862008-04-15 00:08:20 -040069
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +000070#define TX_DATA_FIFO (CONFIG_DRIVER_SMC911X_BASE + 0x20)
71#define TX_CMD_A_INT_ON_COMP 0x80000000
72#define TX_CMD_A_INT_BUF_END_ALGN 0x03000000
73#define TX_CMD_A_INT_4_BYTE_ALGN 0x00000000
74#define TX_CMD_A_INT_16_BYTE_ALGN 0x01000000
75#define TX_CMD_A_INT_32_BYTE_ALGN 0x02000000
76#define TX_CMD_A_INT_DATA_OFFSET 0x001F0000
77#define TX_CMD_A_INT_FIRST_SEG 0x00002000
78#define TX_CMD_A_INT_LAST_SEG 0x00001000
79#define TX_CMD_A_BUF_SIZE 0x000007FF
80#define TX_CMD_B_PKT_TAG 0xFFFF0000
81#define TX_CMD_B_ADD_CRC_DISABLE 0x00002000
82#define TX_CMD_B_DISABLE_PADDING 0x00001000
83#define TX_CMD_B_PKT_BYTE_LENGTH 0x000007FF
Sascha Hauerde1b6862008-04-15 00:08:20 -040084
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +000085#define RX_STATUS_FIFO (CONFIG_DRIVER_SMC911X_BASE + 0x40)
86#define RX_STS_PKT_LEN 0x3FFF0000
87#define RX_STS_ES 0x00008000
88#define RX_STS_BCST 0x00002000
89#define RX_STS_LEN_ERR 0x00001000
90#define RX_STS_RUNT_ERR 0x00000800
91#define RX_STS_MCAST 0x00000400
92#define RX_STS_TOO_LONG 0x00000080
93#define RX_STS_COLL 0x00000040
94#define RX_STS_ETH_TYPE 0x00000020
95#define RX_STS_WDOG_TMT 0x00000010
96#define RX_STS_MII_ERR 0x00000008
97#define RX_STS_DRIBBLING 0x00000004
98#define RX_STS_CRC_ERR 0x00000002
Wolfgang Denk53677ef2008-05-20 16:00:29 +020099#define RX_STATUS_FIFO_PEEK (CONFIG_DRIVER_SMC911X_BASE + 0x44)
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000100#define TX_STATUS_FIFO (CONFIG_DRIVER_SMC911X_BASE + 0x48)
101#define TX_STS_TAG 0xFFFF0000
102#define TX_STS_ES 0x00008000
103#define TX_STS_LOC 0x00000800
104#define TX_STS_NO_CARR 0x00000400
105#define TX_STS_LATE_COLL 0x00000200
106#define TX_STS_MANY_COLL 0x00000100
107#define TX_STS_COLL_CNT 0x00000078
108#define TX_STS_MANY_DEFER 0x00000004
109#define TX_STS_UNDERRUN 0x00000002
110#define TX_STS_DEFERRED 0x00000001
111#define TX_STATUS_FIFO_PEEK (CONFIG_DRIVER_SMC911X_BASE + 0x4C)
112#define ID_REV (CONFIG_DRIVER_SMC911X_BASE + 0x50)
113#define ID_REV_CHIP_ID 0xFFFF0000 /* RO */
114#define ID_REV_REV_ID 0x0000FFFF /* RO */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400115
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000116#define INT_CFG (CONFIG_DRIVER_SMC911X_BASE + 0x54)
117#define INT_CFG_INT_DEAS 0xFF000000 /* R/W */
118#define INT_CFG_INT_DEAS_CLR 0x00004000
119#define INT_CFG_INT_DEAS_STS 0x00002000
120#define INT_CFG_IRQ_INT 0x00001000 /* RO */
121#define INT_CFG_IRQ_EN 0x00000100 /* R/W */
122#define INT_CFG_IRQ_POL 0x00000010 /* R/W Not Affected by SW Reset */
123#define INT_CFG_IRQ_TYPE 0x00000001 /* R/W Not Affected by SW Reset */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400124
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000125#define INT_STS (CONFIG_DRIVER_SMC911X_BASE + 0x58)
126#define INT_STS_SW_INT 0x80000000 /* R/WC */
127#define INT_STS_TXSTOP_INT 0x02000000 /* R/WC */
128#define INT_STS_RXSTOP_INT 0x01000000 /* R/WC */
129#define INT_STS_RXDFH_INT 0x00800000 /* R/WC */
130#define INT_STS_RXDF_INT 0x00400000 /* R/WC */
131#define INT_STS_TX_IOC 0x00200000 /* R/WC */
132#define INT_STS_RXD_INT 0x00100000 /* R/WC */
133#define INT_STS_GPT_INT 0x00080000 /* R/WC */
134#define INT_STS_PHY_INT 0x00040000 /* RO */
135#define INT_STS_PME_INT 0x00020000 /* R/WC */
136#define INT_STS_TXSO 0x00010000 /* R/WC */
137#define INT_STS_RWT 0x00008000 /* R/WC */
138#define INT_STS_RXE 0x00004000 /* R/WC */
139#define INT_STS_TXE 0x00002000 /* R/WC */
140/*#define INT_STS_ERX 0x00001000*/ /* R/WC */
141#define INT_STS_TDFU 0x00000800 /* R/WC */
142#define INT_STS_TDFO 0x00000400 /* R/WC */
143#define INT_STS_TDFA 0x00000200 /* R/WC */
144#define INT_STS_TSFF 0x00000100 /* R/WC */
145#define INT_STS_TSFL 0x00000080 /* R/WC */
146/*#define INT_STS_RXDF 0x00000040*/ /* R/WC */
147#define INT_STS_RDFO 0x00000040 /* R/WC */
148#define INT_STS_RDFL 0x00000020 /* R/WC */
149#define INT_STS_RSFF 0x00000010 /* R/WC */
150#define INT_STS_RSFL 0x00000008 /* R/WC */
151#define INT_STS_GPIO2_INT 0x00000004 /* R/WC */
152#define INT_STS_GPIO1_INT 0x00000002 /* R/WC */
153#define INT_STS_GPIO0_INT 0x00000001 /* R/WC */
154#define INT_EN (CONFIG_DRIVER_SMC911X_BASE + 0x5C)
155#define INT_EN_SW_INT_EN 0x80000000 /* R/W */
156#define INT_EN_TXSTOP_INT_EN 0x02000000 /* R/W */
157#define INT_EN_RXSTOP_INT_EN 0x01000000 /* R/W */
158#define INT_EN_RXDFH_INT_EN 0x00800000 /* R/W */
159/*#define INT_EN_RXDF_INT_EN 0x00400000*/ /* R/W */
160#define INT_EN_TIOC_INT_EN 0x00200000 /* R/W */
161#define INT_EN_RXD_INT_EN 0x00100000 /* R/W */
162#define INT_EN_GPT_INT_EN 0x00080000 /* R/W */
163#define INT_EN_PHY_INT_EN 0x00040000 /* R/W */
164#define INT_EN_PME_INT_EN 0x00020000 /* R/W */
165#define INT_EN_TXSO_EN 0x00010000 /* R/W */
166#define INT_EN_RWT_EN 0x00008000 /* R/W */
167#define INT_EN_RXE_EN 0x00004000 /* R/W */
168#define INT_EN_TXE_EN 0x00002000 /* R/W */
169/*#define INT_EN_ERX_EN 0x00001000*/ /* R/W */
170#define INT_EN_TDFU_EN 0x00000800 /* R/W */
171#define INT_EN_TDFO_EN 0x00000400 /* R/W */
172#define INT_EN_TDFA_EN 0x00000200 /* R/W */
173#define INT_EN_TSFF_EN 0x00000100 /* R/W */
174#define INT_EN_TSFL_EN 0x00000080 /* R/W */
175/*#define INT_EN_RXDF_EN 0x00000040*/ /* R/W */
176#define INT_EN_RDFO_EN 0x00000040 /* R/W */
177#define INT_EN_RDFL_EN 0x00000020 /* R/W */
178#define INT_EN_RSFF_EN 0x00000010 /* R/W */
179#define INT_EN_RSFL_EN 0x00000008 /* R/W */
180#define INT_EN_GPIO2_INT 0x00000004 /* R/W */
181#define INT_EN_GPIO1_INT 0x00000002 /* R/W */
182#define INT_EN_GPIO0_INT 0x00000001 /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400183
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000184#define BYTE_TEST (CONFIG_DRIVER_SMC911X_BASE + 0x64)
185#define FIFO_INT (CONFIG_DRIVER_SMC911X_BASE + 0x68)
186#define FIFO_INT_TX_AVAIL_LEVEL 0xFF000000 /* R/W */
187#define FIFO_INT_TX_STS_LEVEL 0x00FF0000 /* R/W */
188#define FIFO_INT_RX_AVAIL_LEVEL 0x0000FF00 /* R/W */
189#define FIFO_INT_RX_STS_LEVEL 0x000000FF /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400190
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000191#define RX_CFG (CONFIG_DRIVER_SMC911X_BASE + 0x6C)
192#define RX_CFG_RX_END_ALGN 0xC0000000 /* R/W */
193#define RX_CFG_RX_END_ALGN4 0x00000000 /* R/W */
194#define RX_CFG_RX_END_ALGN16 0x40000000 /* R/W */
195#define RX_CFG_RX_END_ALGN32 0x80000000 /* R/W */
196#define RX_CFG_RX_DMA_CNT 0x0FFF0000 /* R/W */
197#define RX_CFG_RX_DUMP 0x00008000 /* R/W */
198#define RX_CFG_RXDOFF 0x00001F00 /* R/W */
199/*#define RX_CFG_RXBAD 0x00000001*/ /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400200
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000201#define TX_CFG (CONFIG_DRIVER_SMC911X_BASE + 0x70)
202/*#define TX_CFG_TX_DMA_LVL 0xE0000000*/ /* R/W */
203/*#define TX_CFG_TX_DMA_CNT 0x0FFF0000*/ /* R/W Self Clearing */
204#define TX_CFG_TXS_DUMP 0x00008000 /* Self Clearing */
205#define TX_CFG_TXD_DUMP 0x00004000 /* Self Clearing */
206#define TX_CFG_TXSAO 0x00000004 /* R/W */
207#define TX_CFG_TX_ON 0x00000002 /* R/W */
208#define TX_CFG_STOP_TX 0x00000001 /* Self Clearing */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400209
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000210#define HW_CFG (CONFIG_DRIVER_SMC911X_BASE + 0x74)
211#define HW_CFG_TTM 0x00200000 /* R/W */
212#define HW_CFG_SF 0x00100000 /* R/W */
213#define HW_CFG_TX_FIF_SZ 0x000F0000 /* R/W */
214#define HW_CFG_TR 0x00003000 /* R/W */
215#define HW_CFG_PHY_CLK_SEL 0x00000060 /* R/W */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200216#define HW_CFG_PHY_CLK_SEL_INT_PHY 0x00000000 /* R/W */
217#define HW_CFG_PHY_CLK_SEL_EXT_PHY 0x00000020 /* R/W */
218#define HW_CFG_PHY_CLK_SEL_CLK_DIS 0x00000040 /* R/W */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000219#define HW_CFG_SMI_SEL 0x00000010 /* R/W */
220#define HW_CFG_EXT_PHY_DET 0x00000008 /* RO */
221#define HW_CFG_EXT_PHY_EN 0x00000004 /* R/W */
222#define HW_CFG_32_16_BIT_MODE 0x00000004 /* RO */
223#define HW_CFG_SRST_TO 0x00000002 /* RO */
224#define HW_CFG_SRST 0x00000001 /* Self Clearing */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400225
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000226#define RX_DP_CTRL (CONFIG_DRIVER_SMC911X_BASE + 0x78)
227#define RX_DP_CTRL_RX_FFWD 0x80000000 /* R/W */
228#define RX_DP_CTRL_FFWD_BUSY 0x80000000 /* RO */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400229
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000230#define RX_FIFO_INF (CONFIG_DRIVER_SMC911X_BASE + 0x7C)
231#define RX_FIFO_INF_RXSUSED 0x00FF0000 /* RO */
232#define RX_FIFO_INF_RXDUSED 0x0000FFFF /* RO */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400233
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000234#define TX_FIFO_INF (CONFIG_DRIVER_SMC911X_BASE + 0x80)
235#define TX_FIFO_INF_TSUSED 0x00FF0000 /* RO */
236#define TX_FIFO_INF_TDFREE 0x0000FFFF /* RO */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400237
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000238#define PMT_CTRL (CONFIG_DRIVER_SMC911X_BASE + 0x84)
239#define PMT_CTRL_PM_MODE 0x00003000 /* Self Clearing */
240#define PMT_CTRL_PHY_RST 0x00000400 /* Self Clearing */
241#define PMT_CTRL_WOL_EN 0x00000200 /* R/W */
242#define PMT_CTRL_ED_EN 0x00000100 /* R/W */
243#define PMT_CTRL_PME_TYPE 0x00000040 /* R/W Not Affected by SW Reset */
244#define PMT_CTRL_WUPS 0x00000030 /* R/WC */
245#define PMT_CTRL_WUPS_NOWAKE 0x00000000 /* R/WC */
246#define PMT_CTRL_WUPS_ED 0x00000010 /* R/WC */
247#define PMT_CTRL_WUPS_WOL 0x00000020 /* R/WC */
248#define PMT_CTRL_WUPS_MULTI 0x00000030 /* R/WC */
249#define PMT_CTRL_PME_IND 0x00000008 /* R/W */
250#define PMT_CTRL_PME_POL 0x00000004 /* R/W */
251#define PMT_CTRL_PME_EN 0x00000002 /* R/W Not Affected by SW Reset */
252#define PMT_CTRL_READY 0x00000001 /* RO */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400253
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000254#define GPIO_CFG (CONFIG_DRIVER_SMC911X_BASE + 0x88)
255#define GPIO_CFG_LED3_EN 0x40000000 /* R/W */
256#define GPIO_CFG_LED2_EN 0x20000000 /* R/W */
257#define GPIO_CFG_LED1_EN 0x10000000 /* R/W */
258#define GPIO_CFG_GPIO2_INT_POL 0x04000000 /* R/W */
259#define GPIO_CFG_GPIO1_INT_POL 0x02000000 /* R/W */
260#define GPIO_CFG_GPIO0_INT_POL 0x01000000 /* R/W */
261#define GPIO_CFG_EEPR_EN 0x00700000 /* R/W */
262#define GPIO_CFG_GPIOBUF2 0x00040000 /* R/W */
263#define GPIO_CFG_GPIOBUF1 0x00020000 /* R/W */
264#define GPIO_CFG_GPIOBUF0 0x00010000 /* R/W */
265#define GPIO_CFG_GPIODIR2 0x00000400 /* R/W */
266#define GPIO_CFG_GPIODIR1 0x00000200 /* R/W */
267#define GPIO_CFG_GPIODIR0 0x00000100 /* R/W */
268#define GPIO_CFG_GPIOD4 0x00000010 /* R/W */
269#define GPIO_CFG_GPIOD3 0x00000008 /* R/W */
270#define GPIO_CFG_GPIOD2 0x00000004 /* R/W */
271#define GPIO_CFG_GPIOD1 0x00000002 /* R/W */
272#define GPIO_CFG_GPIOD0 0x00000001 /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400273
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000274#define GPT_CFG (CONFIG_DRIVER_SMC911X_BASE + 0x8C)
275#define GPT_CFG_TIMER_EN 0x20000000 /* R/W */
276#define GPT_CFG_GPT_LOAD 0x0000FFFF /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400277
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000278#define GPT_CNT (CONFIG_DRIVER_SMC911X_BASE + 0x90)
279#define GPT_CNT_GPT_CNT 0x0000FFFF /* RO */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400280
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000281#define ENDIAN (CONFIG_DRIVER_SMC911X_BASE + 0x98)
282#define FREE_RUN (CONFIG_DRIVER_SMC911X_BASE + 0x9C)
283#define RX_DROP (CONFIG_DRIVER_SMC911X_BASE + 0xA0)
284#define MAC_CSR_CMD (CONFIG_DRIVER_SMC911X_BASE + 0xA4)
285#define MAC_CSR_CMD_CSR_BUSY 0x80000000 /* Self Clearing */
286#define MAC_CSR_CMD_R_NOT_W 0x40000000 /* R/W */
287#define MAC_CSR_CMD_CSR_ADDR 0x000000FF /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400288
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000289#define MAC_CSR_DATA (CONFIG_DRIVER_SMC911X_BASE + 0xA8)
290#define AFC_CFG (CONFIG_DRIVER_SMC911X_BASE + 0xAC)
291#define AFC_CFG_AFC_HI 0x00FF0000 /* R/W */
292#define AFC_CFG_AFC_LO 0x0000FF00 /* R/W */
293#define AFC_CFG_BACK_DUR 0x000000F0 /* R/W */
294#define AFC_CFG_FCMULT 0x00000008 /* R/W */
295#define AFC_CFG_FCBRD 0x00000004 /* R/W */
296#define AFC_CFG_FCADD 0x00000002 /* R/W */
297#define AFC_CFG_FCANY 0x00000001 /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400298
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000299#define E2P_CMD (CONFIG_DRIVER_SMC911X_BASE + 0xB0)
300#define E2P_CMD_EPC_BUSY 0x80000000 /* Self Clearing */
301#define E2P_CMD_EPC_CMD 0x70000000 /* R/W */
302#define E2P_CMD_EPC_CMD_READ 0x00000000 /* R/W */
303#define E2P_CMD_EPC_CMD_EWDS 0x10000000 /* R/W */
304#define E2P_CMD_EPC_CMD_EWEN 0x20000000 /* R/W */
305#define E2P_CMD_EPC_CMD_WRITE 0x30000000 /* R/W */
306#define E2P_CMD_EPC_CMD_WRAL 0x40000000 /* R/W */
307#define E2P_CMD_EPC_CMD_ERASE 0x50000000 /* R/W */
308#define E2P_CMD_EPC_CMD_ERAL 0x60000000 /* R/W */
309#define E2P_CMD_EPC_CMD_RELOAD 0x70000000 /* R/W */
310#define E2P_CMD_EPC_TIMEOUT 0x00000200 /* RO */
311#define E2P_CMD_MAC_ADDR_LOADED 0x00000100 /* RO */
312#define E2P_CMD_EPC_ADDR 0x000000FF /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400313
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000314#define E2P_DATA (CONFIG_DRIVER_SMC911X_BASE + 0xB4)
315#define E2P_DATA_EEPROM_DATA 0x000000FF /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400316/* end of LAN register offsets and bit definitions */
317
318/* MAC Control and Status registers */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000319#define MAC_CR 0x01 /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400320
321/* MAC_CR - MAC Control Register */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000322#define MAC_CR_RXALL 0x80000000
Sascha Hauerde1b6862008-04-15 00:08:20 -0400323/* TODO: delete this bit? It is not described in the data sheet. */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000324#define MAC_CR_HBDIS 0x10000000
325#define MAC_CR_RCVOWN 0x00800000
326#define MAC_CR_LOOPBK 0x00200000
327#define MAC_CR_FDPX 0x00100000
328#define MAC_CR_MCPAS 0x00080000
329#define MAC_CR_PRMS 0x00040000
330#define MAC_CR_INVFILT 0x00020000
331#define MAC_CR_PASSBAD 0x00010000
332#define MAC_CR_HFILT 0x00008000
333#define MAC_CR_HPFILT 0x00002000
334#define MAC_CR_LCOLL 0x00001000
335#define MAC_CR_BCAST 0x00000800
336#define MAC_CR_DISRTY 0x00000400
337#define MAC_CR_PADSTR 0x00000100
338#define MAC_CR_BOLMT_MASK 0x000000C0
339#define MAC_CR_DFCHK 0x00000020
340#define MAC_CR_TXEN 0x00000008
341#define MAC_CR_RXEN 0x00000004
Sascha Hauerde1b6862008-04-15 00:08:20 -0400342
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000343#define ADDRH 0x02 /* R/W mask 0x0000FFFFUL */
344#define ADDRL 0x03 /* R/W mask 0xFFFFFFFFUL */
345#define HASHH 0x04 /* R/W */
346#define HASHL 0x05 /* R/W */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400347
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000348#define MII_ACC 0x06 /* R/W */
349#define MII_ACC_PHY_ADDR 0x0000F800
350#define MII_ACC_MIIRINDA 0x000007C0
351#define MII_ACC_MII_WRITE 0x00000002
352#define MII_ACC_MII_BUSY 0x00000001
Sascha Hauerde1b6862008-04-15 00:08:20 -0400353
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000354#define MII_DATA 0x07 /* R/W mask 0x0000FFFFUL */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400355
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000356#define FLOW 0x08 /* R/W */
357#define FLOW_FCPT 0xFFFF0000
358#define FLOW_FCPASS 0x00000004
359#define FLOW_FCEN 0x00000002
360#define FLOW_FCBSY 0x00000001
Sascha Hauerde1b6862008-04-15 00:08:20 -0400361
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000362#define VLAN1 0x09 /* R/W mask 0x0000FFFFUL */
363#define VLAN1_VTI1 0x0000ffff
Sascha Hauerde1b6862008-04-15 00:08:20 -0400364
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000365#define VLAN2 0x0A /* R/W mask 0x0000FFFFUL */
366#define VLAN2_VTI2 0x0000ffff
Sascha Hauerde1b6862008-04-15 00:08:20 -0400367
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000368#define WUFF 0x0B /* WO */
Sascha Hauerde1b6862008-04-15 00:08:20 -0400369
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000370#define WUCSR 0x0C /* R/W */
371#define WUCSR_GUE 0x00000200
372#define WUCSR_WUFR 0x00000040
373#define WUCSR_MPR 0x00000020
374#define WUCSR_WAKE_EN 0x00000004
375#define WUCSR_MPEN 0x00000002
Sascha Hauerde1b6862008-04-15 00:08:20 -0400376
377/* Chip ID values */
378#define CHIP_9115 0x115
379#define CHIP_9116 0x116
380#define CHIP_9117 0x117
381#define CHIP_9118 0x118
382#define CHIP_9215 0x115a
383#define CHIP_9216 0x116a
384#define CHIP_9217 0x117a
385#define CHIP_9218 0x118a
386
387struct chip_id {
388 u16 id;
389 char *name;
390};
391
392static const struct chip_id chip_ids[] = {
393 { CHIP_9115, "LAN9115" },
394 { CHIP_9116, "LAN9116" },
395 { CHIP_9117, "LAN9117" },
396 { CHIP_9118, "LAN9118" },
397 { CHIP_9215, "LAN9215" },
398 { CHIP_9216, "LAN9216" },
399 { CHIP_9217, "LAN9217" },
400 { CHIP_9218, "LAN9218" },
401 { 0, NULL },
402};
403
404#define DRIVERNAME "smc911x"
405
406u32 smc911x_get_mac_csr(u8 reg)
407{
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000408 while (reg_read(MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
409 ;
410 reg_write(MAC_CSR_CMD, MAC_CSR_CMD_CSR_BUSY | MAC_CSR_CMD_R_NOT_W | reg);
411 while (reg_read(MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
412 ;
Sascha Hauerde1b6862008-04-15 00:08:20 -0400413
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000414 return reg_read(MAC_CSR_DATA);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400415}
416
417void smc911x_set_mac_csr(u8 reg, u32 data)
418{
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000419 while (reg_read(MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
420 ;
421 reg_write(MAC_CSR_DATA, data);
422 reg_write(MAC_CSR_CMD, MAC_CSR_CMD_CSR_BUSY | reg);
423 while (reg_read(MAC_CSR_CMD) & MAC_CSR_CMD_CSR_BUSY)
424 ;
Sascha Hauerde1b6862008-04-15 00:08:20 -0400425}
426
427static int smx911x_handle_mac_address(bd_t *bd)
428{
429 unsigned long addrh, addrl;
430 unsigned char *m = bd->bi_enetaddr;
431
432 /* if the environment has a valid mac address then use it */
433 if ((m[0] | m[1] | m[2] | m[3] | m[4] | m[5])) {
434 addrl = m[0] | m[1] << 8 | m[2] << 16 | m[3] << 24;
435 addrh = m[4] | m[5] << 8;
436 smc911x_set_mac_csr(ADDRH, addrh);
437 smc911x_set_mac_csr(ADDRL, addrl);
438 } else {
439 /* if not, try to get one from the eeprom */
440 addrh = smc911x_get_mac_csr(ADDRH);
441 addrl = smc911x_get_mac_csr(ADDRL);
442
443 m[0] = (addrl ) & 0xff;
444 m[1] = (addrl >> 8 ) & 0xff;
445 m[2] = (addrl >> 16 ) & 0xff;
446 m[3] = (addrl >> 24 ) & 0xff;
447 m[4] = (addrh ) & 0xff;
448 m[5] = (addrh >> 8 ) & 0xff;
449
450 /* we get 0xff when there is no eeprom connected */
451 if ((m[0] & m[1] & m[2] & m[3] & m[4] & m[5]) == 0xff) {
452 printf(DRIVERNAME ": no valid mac address in environment "
453 "and no eeprom found\n");
454 return -1;
455 }
456 }
457
458 printf(DRIVERNAME ": MAC %02x:%02x:%02x:%02x:%02x:%02x\n",
459 m[0], m[1], m[2], m[3], m[4], m[5]);
460
461 return 0;
462}
463
464static int smc911x_miiphy_read(u8 phy, u8 reg, u16 *val)
465{
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000466 while (smc911x_get_mac_csr(MII_ACC) & MII_ACC_MII_BUSY)
467 ;
Sascha Hauerde1b6862008-04-15 00:08:20 -0400468
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000469 smc911x_set_mac_csr(MII_ACC, phy << 11 | reg << 6 | MII_ACC_MII_BUSY);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400470
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000471 while (smc911x_get_mac_csr(MII_ACC) & MII_ACC_MII_BUSY)
472 ;
Sascha Hauerde1b6862008-04-15 00:08:20 -0400473
474 *val = smc911x_get_mac_csr(MII_DATA);
475
476 return 0;
477}
478
479static int smc911x_miiphy_write(u8 phy, u8 reg, u16 val)
480{
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000481 while (smc911x_get_mac_csr(MII_ACC) & MII_ACC_MII_BUSY)
482 ;
Sascha Hauerde1b6862008-04-15 00:08:20 -0400483
484 smc911x_set_mac_csr(MII_DATA, val);
485 smc911x_set_mac_csr(MII_ACC,
486 phy << 11 | reg << 6 | MII_ACC_MII_BUSY | MII_ACC_MII_WRITE);
487
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000488 while (smc911x_get_mac_csr(MII_ACC) & MII_ACC_MII_BUSY)
489 ;
Sascha Hauerde1b6862008-04-15 00:08:20 -0400490 return 0;
491}
492
493static int smc911x_phy_reset(void)
494{
495 u32 reg;
496
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000497 reg = reg_read(PMT_CTRL);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400498 reg &= ~0xfffff030;
499 reg |= PMT_CTRL_PHY_RST;
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000500 reg_write(PMT_CTRL, reg);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400501
502 mdelay(100);
503
504 return 0;
505}
506
507static void smc911x_phy_configure(void)
508{
509 int timeout;
510 u16 status;
511
512 smc911x_phy_reset();
513
514 smc911x_miiphy_write(1, PHY_BMCR, PHY_BMCR_RESET);
515 mdelay(1);
516 smc911x_miiphy_write(1, PHY_ANAR, 0x01e1);
517 smc911x_miiphy_write(1, PHY_BMCR, PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
518
519 timeout = 5000;
520 do {
521 mdelay(1);
522 if ((timeout--) == 0)
523 goto err_out;
524
525 if (smc911x_miiphy_read(1, PHY_BMSR, &status) != 0)
526 goto err_out;
527 } while (!(status & PHY_BMSR_LS));
528
529 printf(DRIVERNAME ": phy initialized\n");
530
531 return;
532
533err_out:
534 printf(DRIVERNAME ": autonegotiation timed out\n");
535}
536
537static void smc911x_reset(void)
538{
539 int timeout;
540
541 /* Take out of PM setting first */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000542 if (reg_read(PMT_CTRL) & PMT_CTRL_READY) {
Sascha Hauerde1b6862008-04-15 00:08:20 -0400543 /* Write to the bytetest will take out of powerdown */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000544 reg_write(BYTE_TEST, 0x0);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400545
546 timeout = 10;
547
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000548 while (timeout-- && !(reg_read(PMT_CTRL) & PMT_CTRL_READY))
Sascha Hauerde1b6862008-04-15 00:08:20 -0400549 udelay(10);
550 if (!timeout) {
551 printf(DRIVERNAME
552 ": timeout waiting for PM restore\n");
553 return;
554 }
555 }
556
557 /* Disable interrupts */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000558 reg_write(INT_EN, 0);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400559
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000560 reg_write(HW_CFG, HW_CFG_SRST);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400561
562 timeout = 1000;
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000563 while (timeout-- && reg_read(E2P_CMD) & E2P_CMD_EPC_BUSY)
Sascha Hauerde1b6862008-04-15 00:08:20 -0400564 udelay(10);
565
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000566 if (!timeout) {
Sascha Hauerde1b6862008-04-15 00:08:20 -0400567 printf(DRIVERNAME ": reset timeout\n");
568 return;
569 }
570
571 /* Reset the FIFO level and flow control settings */
572 smc911x_set_mac_csr(FLOW, FLOW_FCPT | FLOW_FCEN);
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000573 reg_write(AFC_CFG, 0x0050287F);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400574
575 /* Set to LED outputs */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000576 reg_write(GPIO_CFG, 0x70070000);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400577}
578
579static void smc911x_enable(void)
580{
581 /* Enable TX */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000582 reg_write(HW_CFG, 8 << 16 | HW_CFG_SF);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400583
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000584 reg_write(GPT_CFG, GPT_CFG_TIMER_EN | 10000);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400585
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000586 reg_write(TX_CFG, TX_CFG_TX_ON);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400587
588 /* no padding to start of packets */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000589 reg_write(RX_CFG, 0);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400590
591 smc911x_set_mac_csr(MAC_CR, MAC_CR_TXEN | MAC_CR_RXEN | MAC_CR_HBDIS);
592
593}
594
595int eth_init(bd_t *bd)
596{
597 unsigned long val, i;
598
599 printf(DRIVERNAME ": initializing\n");
600
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000601 val = reg_read(BYTE_TEST);
602 if (val != 0x87654321) {
Sascha Hauerde1b6862008-04-15 00:08:20 -0400603 printf(DRIVERNAME ": Invalid chip endian 0x08%x\n", val);
604 goto err_out;
605 }
606
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000607 val = reg_read(ID_REV) >> 16;
608 for (i = 0; chip_ids[i].id != 0; i++) {
Sascha Hauerde1b6862008-04-15 00:08:20 -0400609 if (chip_ids[i].id == val) break;
610 }
611 if (!chip_ids[i].id) {
612 printf(DRIVERNAME ": Unknown chip ID %04x\n", val);
613 goto err_out;
614 }
615
616 printf(DRIVERNAME ": detected %s controller\n", chip_ids[i].name);
617
618 smc911x_reset();
619
620 /* Configure the PHY, initialize the link state */
621 smc911x_phy_configure();
622
623 if (smx911x_handle_mac_address(bd))
624 goto err_out;
625
626 /* Turn on Tx + Rx */
627 smc911x_enable();
628
629 return 0;
630
631err_out:
632 return -1;
633}
634
635int eth_send(volatile void *packet, int length)
636{
637 u32 *data = (u32*)packet;
638 u32 tmplen;
639 u32 status;
640
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000641 reg_write(TX_DATA_FIFO, TX_CMD_A_INT_FIRST_SEG | TX_CMD_A_INT_LAST_SEG | length);
642 reg_write(TX_DATA_FIFO, length);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400643
644 tmplen = (length + 3) / 4;
645
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000646 while (tmplen--)
647 reg_write(TX_DATA_FIFO, *data++);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400648
649 /* wait for transmission */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000650 while (!((reg_read(TX_FIFO_INF) & TX_FIFO_INF_TSUSED) >> 16));
Sascha Hauerde1b6862008-04-15 00:08:20 -0400651
652 /* get status. Ignore 'no carrier' error, it has no meaning for
653 * full duplex operation
654 */
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000655 status = reg_read(TX_STATUS_FIFO) & (TX_STS_LOC | TX_STS_LATE_COLL |
Sascha Hauerde1b6862008-04-15 00:08:20 -0400656 TX_STS_MANY_COLL | TX_STS_MANY_DEFER | TX_STS_UNDERRUN);
657
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000658 if (!status)
Sascha Hauerde1b6862008-04-15 00:08:20 -0400659 return 0;
660
661 printf(DRIVERNAME ": failed to send packet: %s%s%s%s%s\n",
662 status & TX_STS_LOC ? "TX_STS_LOC " : "",
663 status & TX_STS_LATE_COLL ? "TX_STS_LATE_COLL " : "",
664 status & TX_STS_MANY_COLL ? "TX_STS_MANY_COLL " : "",
665 status & TX_STS_MANY_DEFER ? "TX_STS_MANY_DEFER " : "",
666 status & TX_STS_UNDERRUN ? "TX_STS_UNDERRUN" : "");
667
668 return -1;
669}
670
671void eth_halt(void)
672{
673 smc911x_reset();
674}
675
676int eth_rx(void)
677{
678 u32 *data = (u32 *)NetRxPackets[0];
679 u32 pktlen, tmplen;
680 u32 status;
681
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000682 if ((reg_read(RX_FIFO_INF) & RX_FIFO_INF_RXSUSED) >> 16) {
683 status = reg_read(RX_STATUS_FIFO);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400684 pktlen = (status & RX_STS_PKT_LEN) >> 16;
685
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000686 reg_write(RX_CFG, 0);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400687
688 tmplen = (pktlen + 2+ 3) / 4;
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000689 while (tmplen--)
690 *data++ = reg_read(RX_DATA_FIFO);
Sascha Hauerde1b6862008-04-15 00:08:20 -0400691
Guennadi Liakhovetski3e0f3312008-04-29 12:35:08 +0000692 if (status & RX_STS_ES)
Sascha Hauerde1b6862008-04-15 00:08:20 -0400693 printf(DRIVERNAME
694 ": dropped bad packet. Status: 0x%08x\n",
695 status);
696 else
697 NetReceive(NetRxPackets[0], pktlen);
698 }
699
700 return 0;
701}
702
703#endif /* CONFIG_DRIVER_SMC911X */