blob: 234cc2051fb221825463a1b8cd99b4e40c8fd1e9 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 *
26 * Configuration settings for the CU824 board.
27 *
28 */
29
30/* ------------------------------------------------------------------------- */
31
32/*
33 * board/config.h - configuration options, board specific
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
44#define CONFIG_MPC824X 1
45#define CONFIG_MPC8245 1
46#define CONFIG_BMW 1
47
Wolfgang Denk2ae18242010-10-06 09:05:45 +020048#define CONFIG_SYS_TEXT_BASE 0xFFF00000
49
wdenkc837dcb2004-01-20 23:12:12 +000050#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
51
52#define CONFIG_BCM570x 1 /* Use Broadcom BCM570x Ethernet Driver */
wdenkc6097192002-11-03 00:24:07 +000053#define CONFIG_TIGON3 1
54
55#define CONFIG_CONS_INDEX 1
56#define CONFIG_BAUDRATE 9600
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkc6097192002-11-03 00:24:07 +000058
59#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
60
61#define CONFIG_BOOTCOMMAND "bootm FF820000" /* autoboot command */
62#define CONFIG_BOOTDELAY 5
63
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064#define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Only use Onboard TSOP-16MB device */
wdenkc6097192002-11-03 00:24:07 +000065#define DOC_PASSIVE_PROBE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_DOC_SUPPORT_2000 1
67#define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM 1
68#define CONFIG_SYS_DOC_SHORT_TIMEOUT 1
Jon Loeligerde8b2a62007-07-05 19:32:07 -050069
70
71/*
Jon Loeliger11799432007-07-10 09:02:57 -050072 * BOOTP options
73 */
74#define CONFIG_BOOTP_BOOTFILESIZE
75#define CONFIG_BOOTP_BOOTPATH
76#define CONFIG_BOOTP_GATEWAY
77#define CONFIG_BOOTP_HOSTNAME
78
79
80/*
Jon Loeligerde8b2a62007-07-05 19:32:07 -050081 * Command line configuration.
82 */
83#include <config_cmd_default.h>
84
85#define CONFIG_CMD_DATE
Jon Loeligerde8b2a62007-07-05 19:32:07 -050086#define CONFIG_CMD_ELF
87
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010088
wdenkc6097192002-11-03 00:24:07 +000089#if 0
wdenkc6097192002-11-03 00:24:07 +000090#define CONFIG_PCI 1
91#define CONFIG_PCI_PNP 1 /* PCI plug-and-play */
92#endif
93
wdenkc6097192002-11-03 00:24:07 +000094/*
95 * Miscellaneous configurable options
96 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_LONGHELP /* undef to save memory */
98#define CONFIG_SYS_PROMPT "=>" /* Monitor Command Prompt */
99#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000100
101/* Print Buffer Size
102 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
wdenkc6097192002-11-03 00:24:07 +0000104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_MAXARGS 8 /* Max number of command args */
106#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
107#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
wdenkc6097192002-11-03 00:24:07 +0000108
109/*-----------------------------------------------------------------------
110 * Start addresses for the final memory configuration
111 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000113 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenkc6097192002-11-03 00:24:07 +0000115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank on RCS#0 */
117#define CONFIG_SYS_FLASH_BASE1_PRELIM 0xFF800000 /* FLASH bank on RCS#1 */
118#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
119#define CONFIG_SYS_FLASH_BANKS { CONFIG_SYS_FLASH_BASE0_PRELIM , CONFIG_SYS_FLASH_BASE1_PRELIM }
wdenkc6097192002-11-03 00:24:07 +0000120
121/* even though FLASHP_BASE is FF800000, with 4MB is RCS0, the
122 * reset vector is actually located at FFB00100, but the 8245
123 * takes care of us.
124 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenkc6097192002-11-03 00:24:07 +0000126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_EUMB_ADDR 0xFC000000
wdenkc6097192002-11-03 00:24:07 +0000128
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200129#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
132#define CONFIG_SYS_MALLOC_LEN (2048 << 10) /* Reserve 2MB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
135#define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000136
137 /* Maximum amount of RAM.
138 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_MAX_RAM_SIZE 0x04000000 /* 0 .. 64 MB of (S)DRAM */
wdenkc6097192002-11-03 00:24:07 +0000140
141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
143#undef CONFIG_SYS_RAMBOOT
wdenkc6097192002-11-03 00:24:07 +0000144#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_RAMBOOT
wdenkc6097192002-11-03 00:24:07 +0000146#endif
147
148
149/*-----------------------------------------------------------------------
150 * Definitions for initial stack pointer and data area
151 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_SDRAM_BASE + CONFIG_SYS_MONITOR_LEN
Wolfgang Denk553f0982010-10-26 13:32:32 +0200153#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200155#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000157
158/*
159 * Low Level Configuration Settings
160 * (address mappings, register initial values, etc.)
161 * You should know what you are doing if you make changes here.
162 * For the detail description refer to the MPC8240 user's manual.
163 */
164
165#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_HZ 1000
wdenkc6097192002-11-03 00:24:07 +0000167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_ETH_DEV_FN 0x7800
169#define CONFIG_SYS_ETH_IOBASE 0x00104000
wdenkc6097192002-11-03 00:24:07 +0000170
171 /* Bit-field values for MCCR1.
172 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_ROMNAL 0xf
174#define CONFIG_SYS_ROMFAL 0x1f
175#define CONFIG_SYS_DBUS_SIZE 0x3
wdenkc6097192002-11-03 00:24:07 +0000176
177 /* Bit-field values for MCCR2.
178 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_TSWAIT 0x5 /* Transaction Start Wait States timer */
180#define CONFIG_SYS_REFINT 0x400 /* Refresh interval FIXME: was 0t430 */
wdenkc6097192002-11-03 00:24:07 +0000181
182 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
183 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_BSTOPRE 0 /* FIXME: was 192 */
wdenkc6097192002-11-03 00:24:07 +0000185
186 /* Bit-field values for MCCR3.
187 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_REFREC 2 /* Refresh to activate interval */
wdenkc6097192002-11-03 00:24:07 +0000189
190 /* Bit-field values for MCCR4.
191 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_PRETOACT 2 /* Precharge to activate interval FIXME: was 2 */
193#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval FIXME: was 5 */
194#define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */
195#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
196#define CONFIG_SYS_SDMODE_BURSTLEN 3 /* SDMODE Burst length */
197#define CONFIG_SYS_ACTORW 0xa /* FIXME was 2 */
198#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
wdenkc6097192002-11-03 00:24:07 +0000199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_PGMAX 0x0 /* how long the 8240 reatins the currently accessed page in memory FIXME: was 0x32*/
wdenkc6097192002-11-03 00:24:07 +0000201
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note bottom 3 bits MUST be 0 */
wdenkc6097192002-11-03 00:24:07 +0000203
204/* Memory bank settings.
205 * Only bits 20-29 are actually used from these vales to set the
206 * start/end addresses. The upper two bits will always be 0, and the lower
207 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
208 * address. Refer to the MPC8240 book.
209 */
210
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_BANK0_START 0x00000000
212#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
213#define CONFIG_SYS_BANK0_ENABLE 1
214#define CONFIG_SYS_BANK1_START 0x3ff00000
215#define CONFIG_SYS_BANK1_END 0x3fffffff
216#define CONFIG_SYS_BANK1_ENABLE 0
217#define CONFIG_SYS_BANK2_START 0x3ff00000
218#define CONFIG_SYS_BANK2_END 0x3fffffff
219#define CONFIG_SYS_BANK2_ENABLE 0
220#define CONFIG_SYS_BANK3_START 0x3ff00000
221#define CONFIG_SYS_BANK3_END 0x3fffffff
222#define CONFIG_SYS_BANK3_ENABLE 0
223#define CONFIG_SYS_BANK4_START 0x3ff00000
224#define CONFIG_SYS_BANK4_END 0x3fffffff
225#define CONFIG_SYS_BANK4_ENABLE 0
226#define CONFIG_SYS_BANK5_START 0x3ff00000
227#define CONFIG_SYS_BANK5_END 0x3fffffff
228#define CONFIG_SYS_BANK5_ENABLE 0
229#define CONFIG_SYS_BANK6_START 0x3ff00000
230#define CONFIG_SYS_BANK6_END 0x3fffffff
231#define CONFIG_SYS_BANK6_ENABLE 0
232#define CONFIG_SYS_BANK7_START 0x3ff00000
233#define CONFIG_SYS_BANK7_END 0x3fffffff
234#define CONFIG_SYS_BANK7_ENABLE 0
wdenkc6097192002-11-03 00:24:07 +0000235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_ODCR 0xff
wdenkc6097192002-11-03 00:24:07 +0000237
238#define CONFIG_PCI 1 /* Include PCI support */
239#undef CONFIG_PCI_PNP
240
241/* PCI Memory space(s) */
242#define PCI_MEM_SPACE1_START 0x80000000
243#define PCI_MEM_SPACE2_START 0xfd000000
244
245/* ROM Spaces */
246#include "../board/bmw/bmw.h"
247
248/* BAT configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
250#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000251
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_IBAT1L (0x70000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
253#define CONFIG_SYS_IBAT1U (0x70000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
256#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000257
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
259#define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
262#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
263#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
264#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
265#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
266#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
267#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
268#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkc6097192002-11-03 00:24:07 +0000269
270/*
271 * For booting Linux, the board info and command line data
272 * have to be in the first 8 MB of memory, since this is
273 * the maximum mapped by the Linux kernel during initialization.
274 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000276
277/*
278 * FLASH organization
279 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_MAX_FLASH_BANKS 0 /* Max number of flash banks */
281#define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors per flash */
wdenkc6097192002-11-03 00:24:07 +0000282
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
284#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000285
286/*
287 * Warining: environment is not EMBEDDED in the U-Boot code.
288 * It's stored in flash separately.
289 */
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200290#define CONFIG_ENV_IS_IN_NVRAM 1
wdenkc6097192002-11-03 00:24:07 +0000291#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_NVRAM_ACCESS_ROUTINE 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200293#define CONFIG_ENV_ADDR 0x7c004000 /* right at the start of NVRAM */
294#define CONFIG_ENV_SIZE 0x1ff0 /* Size of the Environment - 8K */
295#define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
wdenkc6097192002-11-03 00:24:07 +0000296
297/*
298 * Cache Configuration
299 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500301#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkc6097192002-11-03 00:24:07 +0000303#endif
304
wdenkc6097192002-11-03 00:24:07 +0000305#endif /* __CONFIG_H */