blob: 241d067b183cd2578feb39c6cd357ca7206878e7 [file] [log] [blame]
Yusuke Godac133c1f2008-03-11 12:55:12 +09001/*
2 * Configuation settings for the Renesas R7780MP board
3 *
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +09004 * Copyright (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
Yusuke Godac133c1f2008-03-11 12:55:12 +09005 * Copyright (C) 2008 Yusuke Goda <goda.yusuke@renesas.com>
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Yusuke Godac133c1f2008-03-11 12:55:12 +09008 */
9
10#ifndef __R7780RP_H
11#define __R7780RP_H
12
Yusuke Godac133c1f2008-03-11 12:55:12 +090013#define CONFIG_CPU_SH7780 1
14#define CONFIG_R7780MP 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020015#define CONFIG_SYS_R7780MP_OLD_FLASH 1
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090016#define __LITTLE_ENDIAN__ 1
Yusuke Godac133c1f2008-03-11 12:55:12 +090017
Vladimir Zapolskiy18a40e82016-11-28 00:15:30 +020018#define CONFIG_DISPLAY_BOARDINFO
19
Yusuke Godac133c1f2008-03-11 12:55:12 +090020#define CONFIG_CONS_SCIF0 1
21
Yusuke Godac133c1f2008-03-11 12:55:12 +090022#define CONFIG_ENV_OVERWRITE 1
23
Nobuhiro Iwamatsu913c8912011-01-17 20:50:26 +090024#define CONFIG_SYS_TEXT_BASE 0x0FFC0000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025#define CONFIG_SYS_SDRAM_BASE (0x08000000)
26#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090027
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020028#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029#define CONFIG_SYS_PBSIZE 256
Yusuke Godac133c1f2008-03-11 12:55:12 +090030
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020031#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
Wolfgang Denk14d0a022010-10-07 21:51:12 +020032#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
Yusuke Godac133c1f2008-03-11 12:55:12 +090033
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090034/* Flash board support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020035#define CONFIG_SYS_FLASH_BASE (0xA0000000)
36#ifdef CONFIG_SYS_R7780MP_OLD_FLASH
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090037/* NOR Flash (S29PL127J60TFI130) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
39# define CONFIG_SYS_MAX_FLASH_BANKS (2)
40# define CONFIG_SYS_MAX_FLASH_SECT 270
41# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
42 CONFIG_SYS_FLASH_BASE + 0x100000,\
43 CONFIG_SYS_FLASH_BASE + 0x400000,\
44 CONFIG_SYS_FLASH_BASE + 0x700000, }
45#else /* CONFIG_SYS_R7780MP_OLD_FLASH */
Nobuhiro Iwamatsuec39d472008-06-17 16:28:01 +090046/* NOR Flash (Spantion S29GL256P) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047# define CONFIG_SYS_MAX_FLASH_BANKS (1)
48# define CONFIG_SYS_MAX_FLASH_SECT 256
49# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
50#endif /* CONFIG_SYS_R7780MP_OLD_FLASH */
Yusuke Godac133c1f2008-03-11 12:55:12 +090051
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090053/* Address of u-boot image in Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
55#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090056/* Size of DRAM reserved for malloc() use */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_MALLOC_LEN (1204 * 1024)
Yusuke Godac133c1f2008-03-11 12:55:12 +090058
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
60#define CONFIG_SYS_RX_ETH_BUFFER (8)
Yusuke Godac133c1f2008-03-11 12:55:12 +090061
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +020063#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064#undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE
65#undef CONFIG_SYS_FLASH_QUIET_TEST
Yusuke Godac133c1f2008-03-11 12:55:12 +090066/* print 'E' for empty sector on flinfo */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_FLASH_EMPTY_INFO
Yusuke Godac133c1f2008-03-11 12:55:12 +090068
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020069#define CONFIG_ENV_SECT_SIZE (256 * 1024)
70#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
72#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
73#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Yusuke Godac133c1f2008-03-11 12:55:12 +090074
75/* Board Clock */
76#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +090077#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
78#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +020079#define CONFIG_SYS_TMU_CLK_DIV 4
Yusuke Godac133c1f2008-03-11 12:55:12 +090080
81/* PCI Controller */
82#if defined(CONFIG_CMD_PCI)
Yusuke Godac133c1f2008-03-11 12:55:12 +090083#define CONFIG_SH4_PCI
Nobuhiro Iwamatsuab8f4d42008-03-24 02:11:26 +090084#define CONFIG_SH7780_PCI
Yoshihiro Shimoda06b18162009-02-25 14:26:42 +090085#define CONFIG_SH7780_PCI_LSR 0x07f00001
86#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
87#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yusuke Godac133c1f2008-03-11 12:55:12 +090088#define CONFIG_PCI_SCAN_SHOW 1
Yusuke Godac133c1f2008-03-11 12:55:12 +090089#define __mem_pci
90
91#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
92#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
93#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
94
95#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
96#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
97#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
Nobuhiro Iwamatsu04366d02009-07-08 11:42:19 +090098#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
99#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
100#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
Yusuke Godac133c1f2008-03-11 12:55:12 +0900101#endif /* CONFIG_CMD_PCI */
102
103#if defined(CONFIG_CMD_NET)
Marcel Ziswilerc7c1dbb2009-09-09 21:09:00 +0200104/* AX88796L Support(NE2000 base chip) */
Yusuke Godac133c1f2008-03-11 12:55:12 +0900105#define CONFIG_DRIVER_AX88796L
106#define CONFIG_DRIVER_NE2000_BASE 0xA4100000
107#endif
108
109/* Compact flash Support */
Simon Glassfc843a02017-05-17 03:25:30 -0600110#if defined(CONFIG_IDE)
Yusuke Godac133c1f2008-03-11 12:55:12 +0900111#define CONFIG_IDE_RESET 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_PIO_MODE 1
113#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
114#define CONFIG_SYS_IDE_MAXDEVICE 1
115#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
116#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
117#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
118#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
119#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
Albert Aribaudf2a37fc2010-08-08 05:17:05 +0530120#define CONFIG_IDE_SWAP_IO
Simon Glassfc843a02017-05-17 03:25:30 -0600121#endif /* CONFIG_IDE */
Yusuke Godac133c1f2008-03-11 12:55:12 +0900122
123#endif /* __R7780RP_H */