blob: 4e00b9f77dcf769a71843a54150e65b8aed67133 [file] [log] [blame]
Stefan Roese8a316c92005-08-01 16:49:12 +02001/*
Stefan Roese8b395012007-04-29 14:13:01 +02002 * (C) Copyright 2005-2007
Stefan Roese8a316c92005-08-01 16:49:12 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
25 * bamboo.h - configuration for BAMBOO board
26 ***********************************************************************/
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*-----------------------------------------------------------------------
31 * High Level Configuration Options
32 *----------------------------------------------------------------------*/
Stefan Roese17f50f222005-08-04 17:09:16 +020033#define CONFIG_BAMBOO 1 /* Board is BAMBOO */
Stefan Roese846b0dd2005-08-08 12:42:22 +020034#define CONFIG_440EP 1 /* Specific PPC440EP support */
Grzegorz Bernackiefa35cf2007-06-15 11:19:28 +020035#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roese17f50f222005-08-04 17:09:16 +020036#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roese8a316c92005-08-01 16:49:12 +020037#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
38
Stefan Roesec57c7982005-08-11 17:56:56 +020039#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
40
41/*
42 * Please note that, if NAND support is enabled, the 2nd ethernet port
43 * can't be used because of pin multiplexing. So, if you want to use the
44 * 2nd ethernet port you have to "undef" the following define.
45 */
46#define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
47
Stefan Roese8a316c92005-08-01 16:49:12 +020048/*-----------------------------------------------------------------------
49 * Base addresses -- Note these are effective addresses where the
50 * actual resources get mapped (not physical addresses)
51 *----------------------------------------------------------------------*/
Stefan Roese193dd952006-07-27 16:14:05 +020052#define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
Stefan Roese17f50f222005-08-04 17:09:16 +020053#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
Stefan Roesecf959c72007-06-01 15:27:11 +020054#define CFG_MONITOR_BASE TEXT_BASE
Stefan Roese17f50f222005-08-04 17:09:16 +020055#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
56#define CFG_FLASH_BASE 0xfff00000 /* start of FLASH */
57#define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
58#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
59#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
60#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
Stefan Roese8a316c92005-08-01 16:49:12 +020061
62/*Don't change either of these*/
Stefan Roese17f50f222005-08-04 17:09:16 +020063#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
64#define CFG_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roese8a316c92005-08-01 16:49:12 +020065/*Don't change either of these*/
66
Stefan Roese17f50f222005-08-04 17:09:16 +020067#define CFG_USB_DEVICE 0x50000000
68#define CFG_NVRAM_BASE_ADDR 0x80000000
Stefan Roesec57c7982005-08-11 17:56:56 +020069#define CFG_BOOT_BASE_ADDR 0xf0000000
70#define CFG_NAND_ADDR 0x90000000
71#define CFG_NAND2_ADDR 0x94000000
Stefan Roese8a316c92005-08-01 16:49:12 +020072
73/*-----------------------------------------------------------------------
74 * Initial RAM & stack pointer (placed in SDRAM)
75 *----------------------------------------------------------------------*/
Stefan Roese887e2ec2006-09-07 11:51:23 +020076#define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
Wolfgang Denk1636d1c2007-06-22 23:59:00 +020077#define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
Stefan Roese3d9569b2005-11-27 19:36:26 +010078#define CFG_INIT_RAM_END (4 << 10)
Wolfgang Denk1636d1c2007-06-22 23:59:00 +020079#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
Stefan Roese8a316c92005-08-01 16:49:12 +020080#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
81#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
82
Stefan Roese8a316c92005-08-01 16:49:12 +020083/*-----------------------------------------------------------------------
84 * Serial Port
85 *----------------------------------------------------------------------*/
86#define CFG_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Wolfgang Denk095b8a32005-08-02 17:06:17 +020087#define CONFIG_BAUDRATE 115200
Stefan Roese17f50f222005-08-04 17:09:16 +020088#define CONFIG_SERIAL_MULTI 1
89/* define this if you want console on UART1 */
Stefan Roese8a316c92005-08-01 16:49:12 +020090#undef CONFIG_UART1_CONSOLE
91
92#define CFG_BAUDRATE_TABLE \
93 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
94
95/*-----------------------------------------------------------------------
96 * NVRAM/RTC
97 *
98 * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
99 * The DS1558 code assumes this condition
100 *
101 *----------------------------------------------------------------------*/
Stefan Roesec57c7982005-08-11 17:56:56 +0200102#define CFG_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
Stefan Roese17f50f222005-08-04 17:09:16 +0200103#define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
104
105/*-----------------------------------------------------------------------
106 * Environment
107 *----------------------------------------------------------------------*/
Stefan Roesecf959c72007-06-01 15:27:11 +0200108#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Stefan Roese17f50f222005-08-04 17:09:16 +0200109#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
110#else
Stefan Roesecf959c72007-06-01 15:27:11 +0200111#define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
112#define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese17f50f222005-08-04 17:09:16 +0200113#endif
Stefan Roese8a316c92005-08-01 16:49:12 +0200114
115/*-----------------------------------------------------------------------
116 * FLASH related
117 *----------------------------------------------------------------------*/
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200118#define CFG_MAX_FLASH_BANKS 3 /* number of banks */
119#define CFG_MAX_FLASH_SECT 256 /* sectors per device */
Stefan Roese8a316c92005-08-01 16:49:12 +0200120
121#undef CFG_FLASH_CHECKSUM
122#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
Stefan Roese8a316c92005-08-01 16:49:12 +0200123#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
124
Stefan Roese17f50f222005-08-04 17:09:16 +0200125#define CFG_FLASH_ADDR0 0x555
126#define CFG_FLASH_ADDR1 0x2aa
127#define CFG_FLASH_WORD_SIZE unsigned char
128
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200129#define CFG_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
130#define CFG_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
Stefan Roese17f50f222005-08-04 17:09:16 +0200131
132#ifdef CFG_ENV_IS_IN_FLASH
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200133#define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Stefan Roesecf959c72007-06-01 15:27:11 +0200134#define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
Stefan Roesec57c7982005-08-11 17:56:56 +0200135#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese17f50f222005-08-04 17:09:16 +0200136
Stefan Roese17f50f222005-08-04 17:09:16 +0200137/* Address and size of Redundant Environment Sector */
138#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
139#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
Stefan Roese17f50f222005-08-04 17:09:16 +0200140#endif /* CFG_ENV_IS_IN_FLASH */
Stefan Roese8a316c92005-08-01 16:49:12 +0200141
Stefan Roesecf959c72007-06-01 15:27:11 +0200142/*
143 * IPL (Initial Program Loader, integrated inside CPU)
144 * Will load first 4k from NAND (SPL) into cache and execute it from there.
145 *
146 * SPL (Secondary Program Loader)
147 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
148 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
149 * controller and the NAND controller so that the special U-Boot image can be
150 * loaded from NAND to SDRAM.
151 *
152 * NUB (NAND U-Boot)
153 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
154 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
155 *
156 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
157 * set up. While still running from cache, I experienced problems accessing
158 * the NAND controller. sr - 2006-08-25
159 */
160#define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
161#define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
162#define CFG_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
163#define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
164#define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */
165#define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
166
167/*
168 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
169 */
170#define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
171#define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
172
173/*
174 * Now the NAND chip has to be defined (no autodetection used!)
175 */
176#define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */
177#define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
178#define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */
179#define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
180#define CFG_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
181
182#define CFG_NAND_ECCSIZE 256
183#define CFG_NAND_ECCBYTES 3
184#define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE)
185#define CFG_NAND_OOBSIZE 16
186#define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS)
187#define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
188
189#ifdef CFG_ENV_IS_IN_NAND
190/*
191 * For NAND booting the environment is embedded in the U-Boot image. Please take
192 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
193 */
194#define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
195#define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
196#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
197#endif
198
Stefan Roese8a316c92005-08-01 16:49:12 +0200199/*-----------------------------------------------------------------------
Stefan Roese8b395012007-04-29 14:13:01 +0200200 * NAND FLASH
Stefan Roesec57c7982005-08-11 17:56:56 +0200201 *----------------------------------------------------------------------*/
Stefan Roesecf959c72007-06-01 15:27:11 +0200202#define CFG_MAX_NAND_DEVICE 2
203#define NAND_MAX_CHIPS CFG_MAX_NAND_DEVICE
Stefan Roese8b395012007-04-29 14:13:01 +0200204#define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
Stefan Roesecf959c72007-06-01 15:27:11 +0200205#define CFG_NAND_BASE_LIST { CFG_NAND_BASE, CFG_NAND_ADDR + 2 }
Stefan Roese8b395012007-04-29 14:13:01 +0200206#define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roesec57c7982005-08-11 17:56:56 +0200207
Stefan Roesecf959c72007-06-01 15:27:11 +0200208#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
209#define CFG_NAND_CS 1
210#else
211#define CFG_NAND_CS 0 /* NAND chip connected to CSx */
212/* Memory Bank 0 (NAND-FLASH) initialization */
213#define CFG_EBC_PB0AP 0x018003c0
214#define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1c000)
215#endif
216
Stefan Roesec57c7982005-08-11 17:56:56 +0200217/*-----------------------------------------------------------------------
Stefan Roese8a316c92005-08-01 16:49:12 +0200218 * DDR SDRAM
Stefan Roese17f50f222005-08-04 17:09:16 +0200219 *----------------------------------------------------------------------------- */
220#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
Stefan Roesefd49bf02005-11-15 16:04:58 +0100221#undef CONFIG_DDR_ECC /* don't use ECC */
222#define CFG_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
Stefan Roesecf959c72007-06-01 15:27:11 +0200223#define SPD_EEPROM_ADDRESS {CFG_SIMULATE_SPD_EEPROM, 0x50, 0x51}
224#define CFG_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */
Eugene OBriend2f68002007-07-31 10:24:56 +0200225#define CONFIG_PROG_SDRAM_TLB
226#undef CFG_DRAM_TEST
Stefan Roese8a316c92005-08-01 16:49:12 +0200227
228/*-----------------------------------------------------------------------
229 * I2C
230 *----------------------------------------------------------------------*/
231#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
232#undef CONFIG_SOFT_I2C /* I2C bit-banged */
233#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
234#define CFG_I2C_SLAVE 0x7F
235
Stefan Roese8a316c92005-08-01 16:49:12 +0200236#define CFG_I2C_MULTI_EEPROMS
Stefan Roese8a316c92005-08-01 16:49:12 +0200237#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
238#define CFG_I2C_EEPROM_ADDR_LEN 1
239#define CFG_EEPROM_PAGE_WRITE_ENABLE
240#define CFG_EEPROM_PAGE_WRITE_BITS 3
241#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
242
Stefan Roese17f50f222005-08-04 17:09:16 +0200243#ifdef CFG_ENV_IS_IN_EEPROM
244#define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
245#define CFG_ENV_OFFSET 0x0
246#endif /* CFG_ENV_IS_IN_EEPROM */
247
248#define CONFIG_PREBOOT "echo;" \
249 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
250 "echo"
251
252#undef CONFIG_BOOTARGS
253
254#define CONFIG_EXTRA_ENV_SETTINGS \
255 "netdev=eth0\0" \
256 "hostname=bamboo\0" \
257 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100258 "nfsroot=${serverip}:${rootpath}\0" \
Stefan Roese17f50f222005-08-04 17:09:16 +0200259 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100260 "addip=setenv bootargs ${bootargs} " \
261 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
262 ":${hostname}:${netdev}:off panic=1\0" \
263 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
Stefan Roese17f50f222005-08-04 17:09:16 +0200264 "flash_nfs=run nfsargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100265 "bootm ${kernel_addr}\0" \
Stefan Roese17f50f222005-08-04 17:09:16 +0200266 "flash_self=run ramargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100267 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
268 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
Stefan Roese17f50f222005-08-04 17:09:16 +0200269 "bootm\0" \
270 "rootpath=/opt/eldk/ppc_4xx\0" \
271 "bootfile=/tftpboot/bamboo/uImage\0" \
272 "kernel_addr=fff00000\0" \
273 "ramdisk_addr=fff10000\0" \
Stefan Roese5a753f92007-02-07 16:51:08 +0100274 "initrd_high=30000000\0" \
Stefan Roese17f50f222005-08-04 17:09:16 +0200275 "load=tftp 100000 /tftpboot/bamboo/u-boot.bin\0" \
Stefan Roese193dd952006-07-27 16:14:05 +0200276 "update=protect off fffa0000 ffffffff;era fffa0000 ffffffff;" \
277 "cp.b 100000 fffa0000 60000;" \
Stefan Roese17f50f222005-08-04 17:09:16 +0200278 "setenv filesize;saveenv\0" \
279 "upd=run load;run update\0" \
280 ""
281#define CONFIG_BOOTCOMMAND "run flash_self"
282
283#if 0
284#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
285#else
286#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
287#endif
288
289#define CONFIG_BAUDRATE 115200
Stefan Roese8a316c92005-08-01 16:49:12 +0200290
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200291#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Stefan Roese8a316c92005-08-01 16:49:12 +0200292#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
293
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200294#define CONFIG_MII 1 /* MII PHY management */
Stefan Roese17f50f222005-08-04 17:09:16 +0200295#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
Stefan Roesed6c61aa2005-08-16 18:18:00 +0200296#define CONFIG_PHY1_ADDR 1
Stefan Roesec57c7982005-08-11 17:56:56 +0200297
298#ifndef CONFIG_BAMBOO_NAND
Stefan Roese8a316c92005-08-01 16:49:12 +0200299#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
Stefan Roesec57c7982005-08-11 17:56:56 +0200300#endif /* CONFIG_BAMBOO_NAND */
301
Stefan Roese17f50f222005-08-04 17:09:16 +0200302#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
Stefan Roese8a316c92005-08-01 16:49:12 +0200303
Stefan Roese1e25f952005-10-20 16:34:28 +0200304#define CONFIG_NETCONSOLE /* include NetConsole support */
305#define CONFIG_NET_MULTI 1 /* required for netconsole */
306
Stefan Roese8a316c92005-08-01 16:49:12 +0200307/* Partitions */
308#define CONFIG_MAC_PARTITION
309#define CONFIG_DOS_PARTITION
310#define CONFIG_ISO_PARTITION
311
Stefan Roese846b0dd2005-08-08 12:42:22 +0200312#ifdef CONFIG_440EP
Stefan Roese8a316c92005-08-01 16:49:12 +0200313/* USB */
314#define CONFIG_USB_OHCI
315#define CONFIG_USB_STORAGE
316
317/*Comment this out to enable USB 1.1 device*/
318#define USB_2_0_DEVICE
Stefan Roese846b0dd2005-08-08 12:42:22 +0200319#endif /*CONFIG_440EP*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200320
Stefan Roesec57c7982005-08-11 17:56:56 +0200321#ifdef CONFIG_BAMBOO_NAND
322#define _CFG_CMD_NAND CFG_CMD_NAND
323#else
324#define _CFG_CMD_NAND 0
325#endif /* CONFIG_BAMBOO_NAND */
326
Stefan Roese17f50f222005-08-04 17:09:16 +0200327#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
328 CFG_CMD_ASKENV | \
329 CFG_CMD_DATE | \
330 CFG_CMD_DHCP | \
331 CFG_CMD_DIAG | \
332 CFG_CMD_ELF | \
Stefan Roese4f92ed52006-08-07 14:33:32 +0200333 CFG_CMD_EEPROM | \
Stefan Roese17f50f222005-08-04 17:09:16 +0200334 CFG_CMD_I2C | \
335 CFG_CMD_IRQ | \
336 CFG_CMD_MII | \
337 CFG_CMD_NET | \
338 CFG_CMD_NFS | \
339 CFG_CMD_PCI | \
340 CFG_CMD_PING | \
341 CFG_CMD_REGINFO | \
342 CFG_CMD_SDRAM | \
343 CFG_CMD_USB | \
Stefan Roese3b6748e2005-10-14 15:37:34 +0200344 CFG_CMD_FAT | \
345 CFG_CMD_EXT2 | \
Stefan Roesec57c7982005-08-11 17:56:56 +0200346 _CFG_CMD_NAND | \
Stefan Roese17f50f222005-08-04 17:09:16 +0200347 CFG_CMD_SNTP )
Stefan Roese8a316c92005-08-01 16:49:12 +0200348
Stefan Roese3b6748e2005-10-14 15:37:34 +0200349#define CONFIG_SUPPORT_VFAT
350
Stefan Roese8a316c92005-08-01 16:49:12 +0200351/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
352#include <cmd_confdefs.h>
353
354/*
355 * Miscellaneous configurable options
356 */
357#define CFG_LONGHELP /* undef to save memory */
Stefan Roesec57c7982005-08-11 17:56:56 +0200358#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roese8a316c92005-08-01 16:49:12 +0200359#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
Stefan Roesec57c7982005-08-11 17:56:56 +0200360#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roese8a316c92005-08-01 16:49:12 +0200361#else
Stefan Roesec57c7982005-08-11 17:56:56 +0200362#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roese8a316c92005-08-01 16:49:12 +0200363#endif
Stefan Roesec57c7982005-08-11 17:56:56 +0200364#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
365#define CFG_MAXARGS 16 /* max number of command args */
366#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
Stefan Roese8a316c92005-08-01 16:49:12 +0200367
Stefan Roesec57c7982005-08-11 17:56:56 +0200368#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
369#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roese8a316c92005-08-01 16:49:12 +0200370
371#define CFG_LOAD_ADDR 0x100000 /* default load address */
Stefan Roesec57c7982005-08-11 17:56:56 +0200372#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
373#define CONFIG_LYNXKDI 1 /* support kdi files */
Stefan Roese8a316c92005-08-01 16:49:12 +0200374
Stefan Roesec57c7982005-08-11 17:56:56 +0200375#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
Stefan Roese8a316c92005-08-01 16:49:12 +0200376
Stefan Roese4f92ed52006-08-07 14:33:32 +0200377#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
378#define CONFIG_LOOPW 1 /* enable loopw command */
379#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
380#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
381#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
Stefan Roese193dd952006-07-27 16:14:05 +0200382
Stefan Roese8a316c92005-08-01 16:49:12 +0200383/*-----------------------------------------------------------------------
384 * PCI stuff
385 *-----------------------------------------------------------------------
386 */
387/* General PCI */
Stefan Roesec57c7982005-08-11 17:56:56 +0200388#define CONFIG_PCI /* include pci support */
389#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Stefan Roese17f50f222005-08-04 17:09:16 +0200390#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Stefan Roesec57c7982005-08-11 17:56:56 +0200391#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200392
393/* Board-specific PCI */
Stefan Roese8a316c92005-08-01 16:49:12 +0200394#define CFG_PCI_TARGET_INIT
395#define CFG_PCI_MASTER_INIT
396
Stefan Roesec57c7982005-08-11 17:56:56 +0200397#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
398#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese8a316c92005-08-01 16:49:12 +0200399
400/*
401 * For booting Linux, the board info and command line data
402 * have to be in the first 8 MB of memory, since this is
403 * the maximum mapped by the Linux kernel during initialization.
404 */
405#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese17f50f222005-08-04 17:09:16 +0200406
Stefan Roese8a316c92005-08-01 16:49:12 +0200407/*-----------------------------------------------------------------------
408 * Cache Configuration
409 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200410#define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
Stefan Roese8a316c92005-08-01 16:49:12 +0200411#define CFG_CACHELINE_SIZE 32 /* ... */
412#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
413#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
414#endif
415
416/*
417 * Internal Definitions
418 *
419 * Boot Flags
420 */
421#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
422#define BOOTFLAG_WARM 0x02 /* Software reboot */
423
424#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
425#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
426#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
427#endif
428#endif /* __CONFIG_H */