Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 2 | /* |
| 3 | * board.c |
| 4 | * |
Hannes Schmelzer | a4d7999 | 2016-06-22 12:36:14 +0200 | [diff] [blame] | 5 | * Board functions for B&R BRXRE1 Board |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 6 | * |
Hannes Schmelzer | 4c302b9 | 2015-05-28 15:41:12 +0200 | [diff] [blame] | 7 | * Copyright (C) 2013 Hannes Schmelzer <oe5hpm@oevsv.at> |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 8 | * Bernecker & Rainer Industrieelektronik GmbH - http://www.br-automation.com |
| 9 | * |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 10 | */ |
| 11 | #include <common.h> |
Simon Glass | 9eef56d | 2019-08-01 09:46:48 -0600 | [diff] [blame] | 12 | #include <env.h> |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 13 | #include <errno.h> |
Simon Glass | 5255932 | 2019-11-14 12:57:46 -0700 | [diff] [blame] | 14 | #include <init.h> |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 15 | #include <spl.h> |
| 16 | #include <asm/arch/cpu.h> |
| 17 | #include <asm/arch/hardware.h> |
| 18 | #include <asm/arch/omap.h> |
| 19 | #include <asm/arch/ddr_defs.h> |
| 20 | #include <asm/arch/clock.h> |
| 21 | #include <asm/arch/gpio.h> |
| 22 | #include <asm/arch/sys_proto.h> |
| 23 | #include <asm/arch/mem.h> |
| 24 | #include <asm/io.h> |
| 25 | #include <asm/emif.h> |
| 26 | #include <asm/gpio.h> |
Hannes Schmelzer | eaba7df | 2019-02-06 13:25:59 +0100 | [diff] [blame] | 27 | #include <dm.h> |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 28 | #include <power/tps65217.h> |
| 29 | #include "../common/bur_common.h" |
Hannes Schmelzer | 1d26073 | 2019-04-10 14:13:16 +0200 | [diff] [blame] | 30 | #include "../common/br_resetc.h" |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 31 | |
| 32 | /* -------------------------------------------------------------------------*/ |
| 33 | /* -- defines for used GPIO Hardware -- */ |
Hannes Schmelzer | 2b1e242 | 2019-04-10 14:13:15 +0200 | [diff] [blame] | 34 | #define ESC_KEY (0 + 19) |
| 35 | #define LCD_PWR (0 + 5) |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 36 | |
Hannes Schmelzer | 1d26073 | 2019-04-10 14:13:16 +0200 | [diff] [blame] | 37 | #define RSTCTRL_FORCE_PWR_NEN 0x04 |
| 38 | #define RSTCTRL_CAN_STB 0x40 |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 39 | |
Hannes Petermaier | a964292 | 2015-02-03 13:22:42 +0100 | [diff] [blame] | 40 | DECLARE_GLOBAL_DATA_PTR; |
| 41 | |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 42 | #if defined(CONFIG_SPL_BUILD) |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 43 | static const struct ddr_data ddr3_data = { |
| 44 | .datardsratio0 = MT41K256M16HA125E_RD_DQS, |
| 45 | .datawdsratio0 = MT41K256M16HA125E_WR_DQS, |
| 46 | .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE, |
| 47 | .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA, |
| 48 | }; |
Hannes Schmelzer | 2b1e242 | 2019-04-10 14:13:15 +0200 | [diff] [blame] | 49 | |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 50 | static const struct cmd_control ddr3_cmd_ctrl_data = { |
| 51 | .cmd0csratio = MT41K256M16HA125E_RATIO, |
| 52 | .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT, |
| 53 | |
| 54 | .cmd1csratio = MT41K256M16HA125E_RATIO, |
| 55 | .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT, |
| 56 | |
| 57 | .cmd2csratio = MT41K256M16HA125E_RATIO, |
| 58 | .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT, |
| 59 | }; |
Hannes Schmelzer | 2b1e242 | 2019-04-10 14:13:15 +0200 | [diff] [blame] | 60 | |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 61 | static struct emif_regs ddr3_emif_reg_data = { |
| 62 | .sdram_config = MT41K256M16HA125E_EMIF_SDCFG, |
| 63 | .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF, |
| 64 | .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1, |
| 65 | .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2, |
| 66 | .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3, |
| 67 | .zq_config = MT41K256M16HA125E_ZQ_CFG, |
| 68 | .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY, |
| 69 | }; |
| 70 | |
| 71 | static const struct ctrl_ioregs ddr3_ioregs = { |
| 72 | .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE, |
| 73 | .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE, |
| 74 | .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE, |
| 75 | .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE, |
| 76 | .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE, |
| 77 | }; |
| 78 | |
Hannes Schmelzer | 2b1e242 | 2019-04-10 14:13:15 +0200 | [diff] [blame] | 79 | #define OSC (V_OSCK / 1000000) |
| 80 | const struct dpll_params dpll_ddr3 = { 400, OSC - 1, 1, -1, -1, -1, -1}; |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 81 | |
| 82 | void am33xx_spl_board_init(void) |
| 83 | { |
Hannes Schmelzer | eaba7df | 2019-02-06 13:25:59 +0100 | [diff] [blame] | 84 | int rc; |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 85 | |
| 86 | struct cm_perpll *const cmper = (struct cm_perpll *)CM_PER; |
| 87 | struct cm_wkuppll *const cmwkup = (struct cm_wkuppll *)CM_WKUP; |
| 88 | /* |
| 89 | * enable additional clocks of modules which are accessed later from |
| 90 | * VxWorks OS |
| 91 | */ |
| 92 | u32 *const clk_domains[] = { 0 }; |
| 93 | |
Hannes Schmelzer | a4d7999 | 2016-06-22 12:36:14 +0200 | [diff] [blame] | 94 | u32 *const clk_modules_xre1specific[] = { |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 95 | &cmwkup->wkup_adctscctrl, |
| 96 | &cmper->spi1clkctrl, |
| 97 | &cmper->dcan0clkctrl, |
| 98 | &cmper->dcan1clkctrl, |
| 99 | &cmper->epwmss0clkctrl, |
| 100 | &cmper->epwmss1clkctrl, |
| 101 | &cmper->epwmss2clkctrl, |
Hannes Petermaier | cf630f2 | 2015-02-03 13:22:39 +0100 | [diff] [blame] | 102 | &cmper->lcdclkctrl, |
| 103 | &cmper->lcdcclkstctrl, |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 104 | 0 |
| 105 | }; |
Hannes Schmelzer | a4d7999 | 2016-06-22 12:36:14 +0200 | [diff] [blame] | 106 | do_enable_clocks(clk_domains, clk_modules_xre1specific, 1); |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 107 | /* power-OFF LCD-Display */ |
Hannes Schmelzer | eaba7df | 2019-02-06 13:25:59 +0100 | [diff] [blame] | 108 | if (gpio_request(LCD_PWR, "LCD_PWR") != 0) |
| 109 | printf("cannot request gpio for LCD_PWR!\n"); |
| 110 | else if (gpio_direction_output(LCD_PWR, 0) != 0) |
| 111 | printf("cannot set direction output on LCD_PWR!\n"); |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 112 | |
| 113 | /* setup I2C */ |
Hannes Petermaier | 2b5b2be | 2015-03-19 10:43:15 +0100 | [diff] [blame] | 114 | enable_i2c_pin_mux(); |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 115 | |
Hannes Schmelzer | eaba7df | 2019-02-06 13:25:59 +0100 | [diff] [blame] | 116 | /* power-ON 3V3 via Resetcontroller */ |
Hannes Schmelzer | 1d26073 | 2019-04-10 14:13:16 +0200 | [diff] [blame] | 117 | rc = br_resetc_regset(RSTCTRL_CTRLREG, |
| 118 | RSTCTRL_FORCE_PWR_NEN | RSTCTRL_CAN_STB); |
Hannes Schmelzer | eaba7df | 2019-02-06 13:25:59 +0100 | [diff] [blame] | 119 | if (rc != 0) |
Hannes Schmelzer | 1d26073 | 2019-04-10 14:13:16 +0200 | [diff] [blame] | 120 | printf("ERROR: cannot write to resetc (turn on PWR_nEN)!\n"); |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 121 | |
Hannes Schmelzer | a9484aa | 2019-01-31 09:24:45 +0100 | [diff] [blame] | 122 | pmicsetup(0, 0); |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | const struct dpll_params *get_dpll_ddr_params(void) |
| 126 | { |
| 127 | return &dpll_ddr3; |
| 128 | } |
| 129 | |
| 130 | void sdram_init(void) |
| 131 | { |
| 132 | config_ddr(400, &ddr3_ioregs, |
| 133 | &ddr3_data, |
| 134 | &ddr3_cmd_ctrl_data, |
| 135 | &ddr3_emif_reg_data, 0); |
| 136 | } |
| 137 | #endif /* CONFIG_SPL_BUILD */ |
| 138 | /* |
| 139 | * Basic board specific setup. Pinmux has been handled already. |
| 140 | */ |
| 141 | int board_init(void) |
| 142 | { |
Hannes Schmelzer | 1d26073 | 2019-04-10 14:13:16 +0200 | [diff] [blame] | 143 | /* request common used gpios */ |
| 144 | gpio_request(ESC_KEY, "boot-key"); |
| 145 | |
Hannes Schmelzer | eaba7df | 2019-02-06 13:25:59 +0100 | [diff] [blame] | 146 | if (power_tps65217_init(0)) |
| 147 | printf("WARN: cannot setup PMIC 0x24 @ bus #0, not found!.\n"); |
| 148 | |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 149 | return 0; |
| 150 | } |
| 151 | |
| 152 | #ifdef CONFIG_BOARD_LATE_INIT |
Hannes Schmelzer | 1d26073 | 2019-04-10 14:13:16 +0200 | [diff] [blame] | 153 | |
| 154 | int board_boot_key(void) |
| 155 | { |
| 156 | return gpio_get_value(ESC_KEY); |
| 157 | } |
| 158 | |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 159 | int board_late_init(void) |
| 160 | { |
Hannes Schmelzer | 1d26073 | 2019-04-10 14:13:16 +0200 | [diff] [blame] | 161 | char othbootargs[128]; |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 162 | |
Hannes Schmelzer | 1d26073 | 2019-04-10 14:13:16 +0200 | [diff] [blame] | 163 | br_resetc_bmode(); |
Hannes Schmelzer | eaba7df | 2019-02-06 13:25:59 +0100 | [diff] [blame] | 164 | |
Hannes Petermaier | 91931f7 | 2015-09-29 08:43:33 +0200 | [diff] [blame] | 165 | /* setup othbootargs for bootvx-command (vxWorks bootline) */ |
Hannes Petermaier | 91931f7 | 2015-09-29 08:43:33 +0200 | [diff] [blame] | 166 | snprintf(othbootargs, sizeof(othbootargs), |
| 167 | "u=vxWorksFTP pw=vxWorks o=0x%08x;0x%08x;0x%08x;0x%08x", |
Hannes Schmelzer | 2b1e242 | 2019-04-10 14:13:15 +0200 | [diff] [blame] | 168 | (u32)gd->fb_base - 0x20, |
| 169 | (u32)env_get_ulong("vx_memtop", 16, gd->fb_base - 0x20), |
Simon Glass | bfebc8c | 2017-08-03 12:22:13 -0600 | [diff] [blame] | 170 | (u32)env_get_ulong("vx_romfsbase", 16, 0), |
| 171 | (u32)env_get_ulong("vx_romfssize", 16, 0)); |
Simon Glass | 382bee5 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 172 | env_set("othbootargs", othbootargs); |
Hannes Petermaier | 072cefe | 2014-02-07 14:06:50 +0100 | [diff] [blame] | 173 | /* |
| 174 | * reset VBAR registers to its reset location, VxWorks 6.9.3.2 does |
| 175 | * expect that vectors are there, original u-boot moves them to _start |
| 176 | */ |
| 177 | __asm__("ldr r0,=0x20000"); |
| 178 | __asm__("mcr p15, 0, r0, c12, c0, 0"); /* Set VBAR */ |
| 179 | |
| 180 | return 0; |
| 181 | } |
| 182 | #endif /* CONFIG_BOARD_LATE_INIT */ |