blob: ed07d9f28e9a1865b9daf2813153e49afd71866b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08002/*
3 * Copyright 2015 Freescale Semiconductor, Inc.
Shaohui Xie02b5d2e2015-11-11 17:58:37 +08004 */
5
6#ifndef __LS1043AQDS_H__
7#define __LS1043AQDS_H__
8
9#include "ls1043a_common.h"
10
Shaohui Xie02b5d2e2015-11-11 17:58:37 +080011#ifndef __ASSEMBLY__
12unsigned long get_board_sys_clk(void);
13unsigned long get_board_ddr_clk(void);
14#endif
15
Qianyu Gong581ff002016-06-13 11:20:31 +080016#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
17#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Shaohui Xie02b5d2e2015-11-11 17:58:37 +080018
19#define CONFIG_SKIP_LOWLEVEL_INIT
20
21#define CONFIG_LAYERSCAPE_NS_ACCESS
22
23#define CONFIG_DIMM_SLOTS_PER_CTLR 1
24/* Physical Memory Map */
25#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Shaohui Xie02b5d2e2015-11-11 17:58:37 +080026
27#define CONFIG_DDR_SPD
28#define SPD_EEPROM_ADDRESS 0x51
29#define CONFIG_SYS_SPD_BUS_NUM 0
30
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080031#ifndef CONFIG_SPL
Shaohui Xie02b5d2e2015-11-11 17:58:37 +080032#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080033#endif
Shaohui Xie02b5d2e2015-11-11 17:58:37 +080034
35#define CONFIG_DDR_ECC
36#ifdef CONFIG_DDR_ECC
37#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
38#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
39#endif
40
Shaohui Xie02b5d2e2015-11-11 17:58:37 +080041#ifdef CONFIG_SYS_DPAA_FMAN
42#define CONFIG_FMAN_ENET
Shaohui Xie02b5d2e2015-11-11 17:58:37 +080043#define CONFIG_PHY_VITESSE
44#define CONFIG_PHY_REALTEK
45#define CONFIG_PHYLIB_10G
46#define RGMII_PHY1_ADDR 0x1
47#define RGMII_PHY2_ADDR 0x2
48#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
49#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
50#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
51#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
52/* PHY address on QSGMII riser card on slot 1 */
53#define QSGMII_CARD_PORT1_PHY_ADDR_S1 0x4
54#define QSGMII_CARD_PORT2_PHY_ADDR_S1 0x5
55#define QSGMII_CARD_PORT3_PHY_ADDR_S1 0x6
56#define QSGMII_CARD_PORT4_PHY_ADDR_S1 0x7
57/* PHY address on QSGMII riser card on slot 2 */
58#define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
59#define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
60#define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
61#define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
62#endif
63
64#ifdef CONFIG_RAMBOOT_PBL
65#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1043aqds/ls1043aqds_pbi.cfg
66#endif
67
68#ifdef CONFIG_NAND_BOOT
69#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043aqds/ls1043aqds_rcw_nand.cfg
70#endif
71
72#ifdef CONFIG_SD_BOOT
Gong Qianyu166ef1e2016-01-25 15:16:06 +080073#ifdef CONFIG_SD_BOOT_QSPI
74#define CONFIG_SYS_FSL_PBL_RCW \
75 board/freescale/ls1043aqds/ls1043aqds_rcw_sd_qspi.cfg
76#else
Shaohui Xie02b5d2e2015-11-11 17:58:37 +080077#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043aqds/ls1043aqds_rcw_sd_ifc.cfg
78#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +080079#endif
Shaohui Xie02b5d2e2015-11-11 17:58:37 +080080
Wenbin Song2970e142016-01-21 17:14:55 +080081/* LPUART */
82#ifdef CONFIG_LPUART
83#define CONFIG_LPUART_32B_REG
84#endif
85
Tang Yuantian989c5f02015-12-09 15:32:18 +080086/* SATA */
Tang Yuantian989c5f02015-12-09 15:32:18 +080087#define CONFIG_SCSI_AHCI_PLAT
Tang Yuantian989c5f02015-12-09 15:32:18 +080088
Wenbin Songceded372016-03-09 13:38:25 +080089/* EEPROM */
90#define CONFIG_ID_EEPROM
91#define CONFIG_SYS_I2C_EEPROM_NXID
92#define CONFIG_SYS_EEPROM_BUS_NUM 0
93#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
94#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
95#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
96#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
97
Tang Yuantian989c5f02015-12-09 15:32:18 +080098#define CONFIG_SYS_SATA AHCI_BASE_ADDR
99
100#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
101#define CONFIG_SYS_SCSI_MAX_LUN 1
102#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
103 CONFIG_SYS_SCSI_MAX_LUN)
104
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800105/*
106 * IFC Definitions
107 */
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800108#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800109#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
110#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
111 CSPR_PORT_SIZE_16 | \
112 CSPR_MSEL_NOR | \
113 CSPR_V)
114#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
115#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
116 + 0x8000000) | \
117 CSPR_PORT_SIZE_16 | \
118 CSPR_MSEL_NOR | \
119 CSPR_V)
120#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
121
122#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
123 CSOR_NOR_TRHZ_80)
124#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
125 FTIM0_NOR_TEADC(0x5) | \
126 FTIM0_NOR_TEAHC(0x5))
127#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
128 FTIM1_NOR_TRAD_NOR(0x1a) | \
129 FTIM1_NOR_TSEQRAD_NOR(0x13))
130#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
131 FTIM2_NOR_TCH(0x4) | \
132 FTIM2_NOR_TWPH(0xe) | \
133 FTIM2_NOR_TWP(0x1c))
134#define CONFIG_SYS_NOR_FTIM3 0
135
Wenbin Song1b245d92016-04-01 17:28:41 +0800136#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800137#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
138#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
139#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
140
141#define CONFIG_SYS_FLASH_EMPTY_INFO
142#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
143 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
144
145#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
146#define CONFIG_SYS_WRITE_SWAPPED_DATA
147
148/*
149 * NAND Flash Definitions
150 */
151#define CONFIG_NAND_FSL_IFC
152
153#define CONFIG_SYS_NAND_BASE 0x7e800000
154#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
155
156#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
157
158#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
159 | CSPR_PORT_SIZE_8 \
160 | CSPR_MSEL_NAND \
161 | CSPR_V)
162#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
163#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
164 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
165 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
166 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
167 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
168 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
169 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
170
171#define CONFIG_SYS_NAND_ONFI_DETECTION
172
173#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
174 FTIM0_NAND_TWP(0x18) | \
175 FTIM0_NAND_TWCHT(0x7) | \
176 FTIM0_NAND_TWH(0xa))
177#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
178 FTIM1_NAND_TWBE(0x39) | \
179 FTIM1_NAND_TRR(0xe) | \
180 FTIM1_NAND_TRP(0x18))
181#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
182 FTIM2_NAND_TREH(0xa) | \
183 FTIM2_NAND_TWHRE(0x1e))
184#define CONFIG_SYS_NAND_FTIM3 0x0
185
186#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
187#define CONFIG_SYS_MAX_NAND_DEVICE 1
188#define CONFIG_MTD_NAND_VERIFY_WRITE
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800189
190#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800191#endif
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800192
193#ifdef CONFIG_NAND_BOOT
194#define CONFIG_SPL_PAD_TO 0x20000 /* block aligned */
195#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
196#define CONFIG_SYS_NAND_U_BOOT_SIZE (640 << 10)
197#endif
198
Rajesh Bhagat8aa6b172018-11-05 18:02:48 +0000199#if defined(CONFIG_TFABOOT) || \
200 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800201#define CONFIG_QIXIS_I2C_ACCESS
Qianyu Gong581ff002016-06-13 11:20:31 +0800202#define CONFIG_SYS_I2C_EARLY_INIT
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800203#endif
204
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800205/*
206 * QIXIS Definitions
207 */
208#define CONFIG_FSL_QIXIS
209
210#ifdef CONFIG_FSL_QIXIS
211#define QIXIS_BASE 0x7fb00000
212#define QIXIS_BASE_PHYS QIXIS_BASE
213#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
214#define QIXIS_LBMAP_SWITCH 6
215#define QIXIS_LBMAP_MASK 0x0f
216#define QIXIS_LBMAP_SHIFT 0
217#define QIXIS_LBMAP_DFLTBANK 0x00
218#define QIXIS_LBMAP_ALTBANK 0x04
Gong Qianyuee2a4ee2015-12-31 18:29:04 +0800219#define QIXIS_LBMAP_NAND 0x09
220#define QIXIS_LBMAP_SD 0x00
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800221#define QIXIS_LBMAP_SD_QSPI 0xff
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800222#define QIXIS_LBMAP_QSPI 0xff
Gong Qianyuee2a4ee2015-12-31 18:29:04 +0800223#define QIXIS_RCW_SRC_NAND 0x106
224#define QIXIS_RCW_SRC_SD 0x040
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800225#define QIXIS_RCW_SRC_QSPI 0x045
Gong Qianyua4b7d682015-12-31 18:29:03 +0800226#define QIXIS_RST_CTL_RESET 0x41
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800227#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
228#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
229#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
230
231#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
232#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
233 CSPR_PORT_SIZE_8 | \
234 CSPR_MSEL_GPCM | \
235 CSPR_V)
236#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
237#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
238 CSOR_NOR_NOR_MODE_AVD_NOR | \
239 CSOR_NOR_TRHZ_80)
240
241/*
242 * QIXIS Timing parameters for IFC GPCM
243 */
244#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xc) | \
245 FTIM0_GPCM_TEADC(0x20) | \
246 FTIM0_GPCM_TEAHC(0x10))
247#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0x50) | \
248 FTIM1_GPCM_TRAD(0x1f))
249#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0x8) | \
250 FTIM2_GPCM_TCH(0x8) | \
251 FTIM2_GPCM_TWP(0xf0))
252#define CONFIG_SYS_FPGA_FTIM3 0x0
253#endif
254
Rajesh Bhagat8aa6b172018-11-05 18:02:48 +0000255#ifdef CONFIG_TFABOOT
256#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
257#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
258#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
259#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
260#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
261#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
262#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
263#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
264#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
265#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
266#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
267#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
268#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
269#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
270#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
271#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
272#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
273#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
274#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
275#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
276#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
277#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
278#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
279#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
280#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
281#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
282#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
283#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
284#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
285#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
286#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
287#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
288#else
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800289#ifdef CONFIG_NAND_BOOT
290#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
291#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
292#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
293#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
294#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
295#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
296#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
297#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
298#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
299#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
300#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
301#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
302#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
303#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
304#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
305#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
306#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
307#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
308#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
309#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
310#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
311#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
312#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
313#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
314#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
315#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
316#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
317#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
318#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
319#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
320#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
321#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
322#else
323#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
324#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
325#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
326#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
327#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
328#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
329#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
330#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
331#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
332#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
333#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
334#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
335#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
336#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
337#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
338#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
339#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
340#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
341#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
342#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
343#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
344#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
345#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
346#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
347#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
348#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
349#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
350#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
351#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
352#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
353#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
354#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
355#endif
Rajesh Bhagat8aa6b172018-11-05 18:02:48 +0000356#endif
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800357
358/*
359 * I2C bus multiplexer
360 */
361#define I2C_MUX_PCA_ADDR_PRI 0x77
362#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
363#define I2C_RETIMER_ADDR 0x18
364#define I2C_MUX_CH_DEFAULT 0x8
365#define I2C_MUX_CH_CH7301 0xC
366#define I2C_MUX_CH5 0xD
367#define I2C_MUX_CH7 0xF
368
369#define I2C_MUX_CH_VOL_MONITOR 0xa
370
371/* Voltage monitor on channel 2*/
372#define I2C_VOL_MONITOR_ADDR 0x40
373#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
374#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
375#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
376
377#define CONFIG_VID_FLS_ENV "ls1043aqds_vdd_mv"
378#ifndef CONFIG_SPL_BUILD
379#define CONFIG_VID
380#endif
381#define CONFIG_VOL_MONITOR_IR36021_SET
382#define CONFIG_VOL_MONITOR_INA220
383/* The lowest and highest voltage allowed for LS1043AQDS */
384#define VDD_MV_MIN 819
385#define VDD_MV_MAX 1212
386
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800387/* QSPI device */
Rajesh Bhagat8aa6b172018-11-05 18:02:48 +0000388#if defined(CONFIG_TFABOOT) || \
389 (defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI))
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800390#define CONFIG_FSL_QSPI
391#ifdef CONFIG_FSL_QSPI
392#define CONFIG_SPI_FLASH_SPANSION
393#define FSL_QSPI_FLASH_SIZE (1 << 24)
394#define FSL_QSPI_FLASH_NUM 2
395#endif
396#endif
397
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800398/*
399 * Miscellaneous configurable options
400 */
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800401
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800402#define CONFIG_SYS_MEMTEST_START 0x80000000
403#define CONFIG_SYS_MEMTEST_END 0x9fffffff
404
405#define CONFIG_SYS_HZ 1000
406
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800407#define CONFIG_SYS_INIT_SP_OFFSET \
408 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
409
410#ifdef CONFIG_SPL_BUILD
411#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
412#else
413#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
414#endif
415
416/*
417 * Environment
418 */
419#define CONFIG_ENV_OVERWRITE
420
Rajesh Bhagat8aa6b172018-11-05 18:02:48 +0000421#ifdef CONFIG_TFABOOT
422#define CONFIG_SYS_MMC_ENV_DEV 0
423
424#define CONFIG_ENV_SIZE 0x2000
425#define CONFIG_ENV_OFFSET 0x500000 /* 5MB */
426#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x500000)
427#define CONFIG_ENV_SECT_SIZE 0x20000
428#else
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800429#ifdef CONFIG_NAND_BOOT
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800430#define CONFIG_ENV_SIZE 0x2000
Alison Wanga9a5cef2017-05-16 10:45:58 +0800431#define CONFIG_ENV_OFFSET (24 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800432#elif defined(CONFIG_SD_BOOT)
Alison Wanga9a5cef2017-05-16 10:45:58 +0800433#define CONFIG_ENV_OFFSET (3 * 1024 * 1024)
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800434#define CONFIG_SYS_MMC_ENV_DEV 0
435#define CONFIG_ENV_SIZE 0x2000
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800436#elif defined(CONFIG_QSPI_BOOT)
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800437#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800438#define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
Qianyu Gongb0f20ca2016-01-25 15:16:07 +0800439#define CONFIG_ENV_SECT_SIZE 0x10000
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800440#else
Alison Wanga9a5cef2017-05-16 10:45:58 +0800441#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800442#define CONFIG_ENV_SECT_SIZE 0x20000
443#define CONFIG_ENV_SIZE 0x20000
444#endif
Rajesh Bhagat8aa6b172018-11-05 18:02:48 +0000445#endif
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800446
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800447#define CONFIG_CMDLINE_TAG
448
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530449#include <asm/fsl_secure_boot.h>
450
Shaohui Xie02b5d2e2015-11-11 17:58:37 +0800451#endif /* __LS1043AQDS_H__ */