blob: af6e98b1f0fdc65c12c8c7debbe49bb59c10f7bd [file] [log] [blame]
wdenk682011f2003-06-03 23:54:09 +00001/*
2 * (C) Copyright 2000, 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * Modified by Udi Finkelstein udif@udif.com
6 * For the RBC823 board.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * board/config.h - configuration options, board specific
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 * (easy to change)
37 */
38
39#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
40#define CONFIG_RBC823 1 /* ...on a RBC823 module */
41
42
43#if 0
44#define DEBUG 1
45#define CONFIG_LAST_STAGE_INIT
46#endif
47#define CONFIG_KEYBOARD 1 /* This board has a custom keybpard */
48#define CONFIG_LCD 1 /* use LCD controller ... */
49#define CONFIG_HITACHI_SP19X001_Z1A /* The LCD type we use */
50
51#define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
52#undef CONFIG_8xx_CONS_SMC1
53#undef CONFIG_8xx_CONS_NONE
54#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
55#if 1
56#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
57#else
58#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
59#endif
60
61#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
62#define CONFIG_8xx_GCLK_FREQ 48000000L
63
64#define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
65
66#undef CONFIG_BOOTARGS
67#define CONFIG_BOOTCOMMAND \
68 "bootp; " \
69 "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
70 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
71 "bootm"
72
73#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
74#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
75
76#undef CONFIG_WATCHDOG /* watchdog disabled */
77
78#define CONFIG_STATUS_LED 1 /* Status LED enabled */
79
80#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
81
82#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
83
84#undef CONFIG_MAC_PARTITION
85#define CONFIG_DOS_PARTITION
86
87#undef CONFIG_RTC_MPC8xx /* don't use internal RTC of MPC8xx (no battery) */
88
89#define CONFIG_HARD_I2C
90#define CFG_I2C_SPEED 40000
91#define CFG_I2C_SLAVE 0xfe
92#define CFG_I2C_EEPROM_ADDR 0x50
93#define CFG_I2C_EEPROM_ADDR_LEN 1
94#define CFG_EEPROM_WRITE_BITS 4
95#define CFG_EEPROM_WRITE_DELAY_MS 10
96
97#define CONFIG_COMMANDS ( CFG_CMD_ALL & \
98 ~CFG_CMD_PCMCIA & \
99 ~CFG_CMD_IDE & \
100 ~CFG_CMD_PCI & \
101 ~CFG_CMD_FDC & \
102 ~CFG_CMD_HWFLOW & \
103 ~CFG_CMD_FDOS & \
104 ~CFG_CMD_SCSI & \
105 ~CFG_CMD_SETGETDCR & \
106 ~CFG_CMD_BSP & \
107 ~CFG_CMD_USB & \
108 ~CFG_CMD_VFD & \
109 ~CFG_CMD_SPI & \
110 /* ~CFG_CMD_I2C & */ \
111 ~CFG_CMD_IRQ & \
112 ~CFG_CMD_NAND & \
113 ~CFG_CMD_JFFS2 & \
114 ~CFG_CMD_DTT & \
115 ~CFG_CMD_MII & \
wdenk71f95112003-06-15 22:40:42 +0000116 ~CFG_CMD_MMC & \
wdenk682011f2003-06-03 23:54:09 +0000117 /*~CFG_CMD_NET &*/ \
118 /*~CFG_CMD_ELF &*/ \
119 /* ~CFG_CMD_EEPROM & */ \
120 ~CFG_CMD_DATE )
121
122/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
123#include <cmd_confdefs.h>
124
125/*
126 * Miscellaneous configurable options
127 */
128#define CFG_LONGHELP /* undef to save memory */
129#define CFG_PROMPT "=> " /* Monitor Command Prompt */
130#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
131#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
132#else
133#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
134#endif
135#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
136#define CFG_MAXARGS 16 /* max number of command args */
137#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
138
139#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
140#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
141
142#define CFG_LOAD_ADDR 0x0100000 /* default load address */
143
144#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
145
146#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
147
148/*
149 * Low Level Configuration Settings
150 * (address mappings, register initial values, etc.)
151 * You should know what you are doing if you make changes here.
152 */
153/*-----------------------------------------------------------------------
154 * Internal Memory Mapped Register
155 */
156#define CFG_IMMR 0xFF000000
157
158/*-----------------------------------------------------------------------
159 * Definitions for initial stack pointer and data area (in DPRAM)
160 */
161#define CFG_INIT_RAM_ADDR CFG_IMMR
162#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
163#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
164#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
165#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
166
167/*-----------------------------------------------------------------------
168 * Start addresses for the final memory configuration
169 * (Set up by the startup code)
170 * Please note that CFG_SDRAM_BASE _must_ start at 0
171 */
172#define CFG_SDRAM_BASE 0x00000000
173#define CFG_FLASH_BASE 0xFFF00000
174#if defined(DEBUG)
175#define CFG_MONITOR_LEN (384 << 10) /* Reserve 256 kB for Monitor */
176#else
177#define CFG_MONITOR_LEN (384 << 10) /* Reserve 192 kB for Monitor */
178#endif
179#define CFG_MONITOR_BASE CFG_FLASH_BASE
180#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
181
182/*
183 * For booting Linux, the board info and command line data
184 * have to be in the first 8 MB of memory, since this is
185 * the maximum mapped by the Linux kernel during initialization.
186 */
187#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
188
189/*-----------------------------------------------------------------------
190 * FLASH organization
191 */
192#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
193#define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
194
195#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
196#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
197
198#define CFG_ENV_IS_IN_FLASH 1
199#define CFG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
200#define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
201
202/*-----------------------------------------------------------------------
203 * Cache Configuration
204 */
205#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
206#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
207#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
208#endif
209
210/*-----------------------------------------------------------------------
211 * SYPCR - System Protection Control 11-9
212 * SYPCR can only be written once after reset!
213 *-----------------------------------------------------------------------
214 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
215 */
216#if defined(CONFIG_WATCHDOG)
217#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
218 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
219#else
220/*
221#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
222*/
223#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWRI | SYPCR_SWP)
224#endif
225
226/*-----------------------------------------------------------------------
227 * SIUMCR - SIU Module Configuration 11-6
228 *-----------------------------------------------------------------------
229 * PCMCIA config., multi-function pin tri-state
230 */
231#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC00 | SIUMCR_FRC)
232
233/*-----------------------------------------------------------------------
234 * TBSCR - Time Base Status and Control 11-26
235 *-----------------------------------------------------------------------
236 * Clear Reference Interrupt Status, Timebase freezing enabled
237 */
238#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
239
240/*-----------------------------------------------------------------------
241 * RTCSC - Real-Time Clock Status and Control Register 11-27
242 *-----------------------------------------------------------------------
243 */
244#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
245
246/*-----------------------------------------------------------------------
247 * PISCR - Periodic Interrupt Status and Control 11-31
248 *-----------------------------------------------------------------------
249 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
250 */
251#define CFG_PISCR (PISCR_PS | PISCR_PITF)
252
253/*-----------------------------------------------------------------------
254 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
255 *-----------------------------------------------------------------------
256 * Reset PLL lock status sticky bit, timer expired status bit and timer
257 * interrupt status bit
258 *
259 */
260
261/*
262 * for 48 MHz, we use a 4 MHz clock * 12
263 */
264#define CFG_PLPRCR \
265 ( (12-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_LOLRE )
266
267/*-----------------------------------------------------------------------
268 * SCCR - System Clock and reset Control Register 15-27
269 *-----------------------------------------------------------------------
270 * Set clock output, timebase and RTC source and divider,
271 * power management and some other internal clocks
272 */
273#define SCCR_MASK SCCR_EBDF11
274#define CFG_SCCR (SCCR_RTDIV | SCCR_RTSEL | SCCR_CRQEN | \
275 SCCR_PRQEN | SCCR_EBDF00 | \
276 SCCR_COM01 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
277 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD001 | \
278 SCCR_DFALCD00)
279
280#ifdef NOT_USED
281/*-----------------------------------------------------------------------
282 * PCMCIA stuff
283 *-----------------------------------------------------------------------
284 *
285 */
286#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
287#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
288#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
289#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
290#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
291#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
292#define CFG_PCMCIA_IO_ADDR (0xEC000000)
293#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
294
295/*-----------------------------------------------------------------------
296 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
297 *-----------------------------------------------------------------------
298 */
299
300#define CONFIG_IDE_PCCARD 1 /* Use IDE with PC Card Adapter */
301
302#undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
303#undef CONFIG_IDE_LED /* LED for ide not supported */
304#undef CONFIG_IDE_RESET /* reset for ide not supported */
305
306#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
307#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
308
309#define CFG_ATA_IDE0_OFFSET 0x0000
310
311#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
312
313/* Offset for data I/O */
314#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
315
316/* Offset for normal register accesses */
317#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
318
319/* Offset for alternate registers */
320#define CFG_ATA_ALT_OFFSET 0x0100
321
322#endif
323
324/************************************************************
325 * Disk-On-Chip configuration
326 ************************************************************/
327#define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
328#define CFG_DOC_SHORT_TIMEOUT
329#define CFG_DOC_SUPPORT_2000
330#define CFG_DOC_SUPPORT_MILLENNIUM
331
332/*-----------------------------------------------------------------------
333 *
334 *-----------------------------------------------------------------------
335 *
336 */
337/*#define CFG_DER 0x2002000F*/
338#define CFG_DER 0
339
340/*
341 * Init Memory Controller:
342 *
343 * BR0/1 and OR0/1 (FLASH)
344 */
345
346#define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
347#define FLASH_BASE1_PRELIM 0x04000000 /* D.O.C Millenium */
348
349/* used to re-map FLASH both when starting from SRAM or FLASH:
350 * restrict access enough to keep SRAM working (if any)
351 * but not too much to meddle with FLASH accesses
352 */
353#define CFG_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
354
355/* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 7, EHTR = 1 */
356#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_BI | OR_SCY_7_CLK | OR_EHTR)
357
358#define CFG_OR_TIMING_MSYS (OR_ACS_DIV1 | OR_BI)
359
360#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
361#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
362
363#define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_MSYS)
364#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMB | \
365 BR_PS_8 | BR_V)
366
367/*
368 * BR4 and OR4 (SDRAM)
369 *
370 */
371#define SDRAM_BASE4_PRELIM 0x00000000 /* SDRAM bank #0 */
372#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
373
374/*
375 * SDRAM timing:
376 */
377#define CFG_OR_TIMING_SDRAM (OR_CSNT_SAM)
378
379#define CFG_OR4_PRELIM (~(SDRAM_MAX_SIZE-1) | CFG_OR_TIMING_SDRAM )
380#define CFG_BR4_PRELIM ((SDRAM_BASE4_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
381
382/*
383 * Memory Periodic Timer Prescaler
384 */
385
386/* periodic timer for refresh */
387#define CFG_MAMR_PTA 187 /* start with divider for 48 MHz */
388
389/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
390#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
391#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
392
393/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
394#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
395#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
396
397/*
398 * MAMR settings for SDRAM
399 */
400
401/* 8 column SDRAM */
402#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
403 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
404 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
405/* 9 column SDRAM */
406#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
407 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
408 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
409
410
411/*
412 * Internal Definitions
413 *
414 * Boot Flags
415 */
416#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
417#define BOOTFLAG_WARM 0x02 /* Software reboot */
418
419#endif /* __CONFIG_H */