blob: 08a0d11f9c51cb333d422a0b967cb75990872e32 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2* Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
3*
4* See file CREDITS for list of people who contributed to this
5* project.
6*
7* This program is free software; you can redistribute it and/or
8* modify it under the terms of the GNU General Public License as
9* published by the Free Software Foundation; either version 2 of
10* the License, or (at your option) any later version.
11*
12* This program is distributed in the hope that it will be useful,
13* but WITHOUT ANY WARRANTY; without even the implied warranty of
14* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15* GNU General Public License for more details.
16*
17* You should have received a copy of the GNU General Public License
18* along with this program; if not, write to the Free Software
19* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20* MA 02111-1307 USA
21*/
22
23#include <ppc_asm.tmpl>
24#include <config.h>
Peter Tyser61f2b382010-04-12 22:28:07 -050025#include <asm/mmu.h>
Stefan Roese550650d2010-09-20 16:05:31 +020026#include <asm/ppc4xx.h>
wdenkc6097192002-11-03 00:24:07 +000027
28/**************************************************************************
29 * TLB TABLE
30 *
31 * This table is used by the cpu boot code to setup the initial tlb
32 * entries. Rather than make broad assumptions in the cpu source tree,
33 * this table lets each board set things up however they like.
34 *
35 * Pointer to the table is returned in r1
36 *
37 *************************************************************************/
38
Stefan Roese8423e5e2007-03-16 21:11:42 +010039 .section .bootpg,"ax"
40 .globl tlbtab
wdenkc6097192002-11-03 00:24:07 +000041
42tlbtab:
Stefan Roese8423e5e2007-03-16 21:11:42 +010043 tlbtab_start
44
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020045 tlbentry(0xf0000000, SZ_256M, 0xf0000000, 1, AC_RWX | SA_IG)
Stefan Roese8423e5e2007-03-16 21:11:42 +010046
47 /*
48 * TLB entries for SDRAM are not needed on this platform.
49 * They are dynamically generated in the SPD DDR(2) detection
50 * routine.
51 */
52
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020053 tlbentry(CONFIG_SYS_PERIPHERAL_BASE, SZ_256M, 0x40000000, 1, AC_RW | SA_IG)
54 tlbentry(CONFIG_SYS_ISRAM_BASE, SZ_4K, 0x80000000, 0, AC_RWX)
55 tlbentry(CONFIG_SYS_ISRAM_BASE + 0x1000, SZ_4K, 0x80001000, 0, AC_RWX)
56 tlbentry(CONFIG_SYS_PCI_BASE, SZ_256M, 0x00000000, 2, AC_RW | SA_IG)
57 tlbentry(CONFIG_SYS_PCI_MEMBASE, SZ_256M, 0x00000000, 3, AC_RW | SA_IG)
Stefan Roese8423e5e2007-03-16 21:11:42 +010058 tlbtab_end